blob: d843bd1a75291c1ae35a2c11ebe0baea599e1a4b [file] [log] [blame]
Kim Phillips1cb07e62008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips1cb07e62008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser72f2d392009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips1cb07e62008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Anton Vorontsov2b3c0042008-03-24 17:40:43 +030021#define CONFIG_BOARD_EARLY_INIT_F
Timur Tabi3e1d49a2008-02-08 13:15:55 -060022#define CONFIG_MISC_INIT_R
Anton Vorontsov3628a932009-06-10 00:25:30 +040023#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060024
25/*
26 * On-board devices
27 */
28#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
29#define CONFIG_VSC7385_ENET
30
Kim Phillips1cb07e62008-01-16 00:38:05 -060031/*
32 * System Clock Setup
33 */
34#ifdef CONFIG_PCISLAVE
35#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
36#else
37#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsf1384292009-07-23 14:09:38 -050038#define CONFIG_PCIE
Kim Phillips1cb07e62008-01-16 00:38:05 -060039#endif
40
41#ifndef CONFIG_SYS_CLK_FREQ
42#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
43#endif
44
45/*
46 * Hardware Reset Configuration Word
47 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060049 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
50 HRCWL_DDR_TO_SCB_CLK_1X1 |\
51 HRCWL_SVCOD_DIV_2 |\
52 HRCWL_CSB_TO_CLKIN_5X1 |\
53 HRCWL_CORE_TO_CSB_2X1)
54
55#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060057 HRCWH_PCI_AGENT |\
58 HRCWH_PCI1_ARBITER_DISABLE |\
59 HRCWH_CORE_ENABLE |\
60 HRCWH_FROM_0XFFF00100 |\
61 HRCWH_BOOTSEQ_DISABLE |\
62 HRCWH_SW_WATCHDOG_DISABLE |\
63 HRCWH_ROM_LOC_LOCAL_16BIT |\
64 HRCWH_RL_EXT_LEGACY |\
65 HRCWH_TSEC1M_IN_RGMII |\
66 HRCWH_TSEC2M_IN_RGMII |\
67 HRCWH_BIG_ENDIAN |\
68 HRCWH_LDP_CLEAR)
69#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1cb07e62008-01-16 00:38:05 -060071 HRCWH_PCI_HOST |\
72 HRCWH_PCI1_ARBITER_ENABLE |\
73 HRCWH_CORE_ENABLE |\
74 HRCWH_FROM_0X00000100 |\
75 HRCWH_BOOTSEQ_DISABLE |\
76 HRCWH_SW_WATCHDOG_DISABLE |\
77 HRCWH_ROM_LOC_LOCAL_16BIT |\
78 HRCWH_RL_EXT_LEGACY |\
79 HRCWH_TSEC1M_IN_RGMII |\
80 HRCWH_TSEC2M_IN_RGMII |\
81 HRCWH_BIG_ENDIAN |\
82 HRCWH_LDP_CLEAR)
83#endif
84
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060086*/
87
88/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050090#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060091
92/* System Priority Control Regsiter */
Joe Hershberger93831bb2011-10-11 23:57:19 -050093#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060094
95/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
97#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050098#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060099
100/*
101 * System IO Config
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_SICRH 0x08200000
104#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600105
106/*
107 * Output Buffer Impedance
108 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600110
111/*
112 * IMMR new address
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600115
116/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600117 * Device configurations
118 */
119
120/* Vitesse 7385 */
121
122#ifdef CONFIG_VSC7385_ENET
123
124#define CONFIG_TSEC2
125
126/* The flash address and size of the VSC7385 firmware image */
127#define CONFIG_VSC7385_IMAGE 0xFE7FE000
128#define CONFIG_VSC7385_IMAGE_SIZE 8192
129
130#endif
131
132/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600133 * DDR Setup
134 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
136#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
137#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
138#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
139#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600142
143#undef CONFIG_DDR_ECC /* support DDR ECC function */
144#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
145
146#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
147
148/*
149 * Manually set up DDR parameters
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500152#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
153#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
154 | CSCONFIG_ODT_WR_ONLY_CURRENT \
155 | CSCONFIG_ROW_BIT_13 \
156 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_DDR_TIMING_3 0x00000000
159#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600160 | (0 << TIMING_CFG0_WRT_SHIFT) \
161 | (0 << TIMING_CFG0_RRT_SHIFT) \
162 | (0 << TIMING_CFG0_WWT_SHIFT) \
163 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
164 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
165 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
166 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600167 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600169 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
170 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
171 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
172 | (13 << TIMING_CFG1_REFREC_SHIFT) \
173 | (3 << TIMING_CFG1_WRREC_SHIFT) \
174 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
175 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600176 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500177#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
178 | (5 << TIMING_CFG2_CPO_SHIFT) \
179 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
180 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
181 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
182 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
183 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
184 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600185
Kim Phillips5202ba32009-08-21 16:33:15 -0500186#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
187 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600188 /* 0x06090100 */
189
190#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500191#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500192 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
193 | SDRAM_CFG_32_BE \
194 | SDRAM_CFG_2T_EN)
195 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600196#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500197#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500198 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500199 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600200#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500202#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500203 | (0x0442 << SDRAM_MODE_SD_SHIFT))
204 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600206
207/*
208 * Memory test
209 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
211#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
212#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600213
214/*
215 * The reserved memory
216 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
220#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600221#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600223#endif
224
Kevin Hao349a0152016-07-08 11:25:14 +0800225#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500226#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600227
228/*
229 * Initial RAM Base Address Setup
230 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_LOCK 1
232#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200233#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500234#define CONFIG_SYS_GBL_DATA_OFFSET \
235 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600236
237/*
238 * Local Bus Configuration & Clock Setup
239 */
Kim Phillips328040a2009-09-25 18:19:44 -0500240#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
241#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500243#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600244
245/*
246 * FLASH on the Local Bus
247 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200249#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
251#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600252
Joe Hershberger93831bb2011-10-11 23:57:19 -0500253#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
254#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
255#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600256
Joe Hershberger93831bb2011-10-11 23:57:19 -0500257 /* Window base at flash base */
258#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600260
Joe Hershberger93831bb2011-10-11 23:57:19 -0500261#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500262 | BR_PS_16 /* 16 bit port */ \
263 | BR_MS_GPCM /* MSEL = GPCM */ \
264 | BR_V) /* valid */
265#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600266 | OR_GPCM_XACS \
267 | OR_GPCM_SCY_9 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500268 | OR_GPCM_EHTR_SET \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600269 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500270 /* 0xFF800191 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600271
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
273#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#undef CONFIG_SYS_FLASH_CHECKSUM
276#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
277#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600278
Anton Vorontsovaf170452008-03-24 17:40:23 +0300279/*
280 * NAND Flash on the Local Bus
281 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500282#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500283#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500284 | BR_DECC_CHK_GEN /* Use HW ECC */ \
285 | BR_PS_8 /* 8 bit port */ \
286 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500287 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500288#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500289 | OR_FCM_CSCT \
290 | OR_FCM_CST \
291 | OR_FCM_CHT \
292 | OR_FCM_SCY_1 \
293 | OR_FCM_TRLX \
294 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500296#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsovaf170452008-03-24 17:40:23 +0300297
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600298/* Vitesse 7385 */
299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600301
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600302#ifdef CONFIG_VSC7385_ENET
303
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500304#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
305 | BR_PS_8 \
306 | BR_MS_GPCM \
307 | BR_V)
308 /* 0xF0000801 */
309#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
310 | OR_GPCM_CSNT \
311 | OR_GPCM_XACS \
312 | OR_GPCM_SCY_15 \
313 | OR_GPCM_SETA \
314 | OR_GPCM_TRLX_SET \
315 | OR_GPCM_EHTR_SET \
316 | OR_GPCM_EAD)
317 /* 0xfffe09ff */
318
Joe Hershberger93831bb2011-10-11 23:57:19 -0500319 /* Access Base */
320#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500321#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600322
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600323#endif
324
Kim Phillips1cb07e62008-01-16 00:38:05 -0600325/*
326 * Serial Port
327 */
328#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_NS16550_SERIAL
330#define CONFIG_SYS_NS16550_REG_SIZE 1
331#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500334 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600335
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
337#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600338
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300339/* SERDES */
340#define CONFIG_FSL_SERDES
341#define CONFIG_FSL_SERDES1 0xe3000
342#define CONFIG_FSL_SERDES2 0xe3100
343
Kim Phillips1cb07e62008-01-16 00:38:05 -0600344/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200345#define CONFIG_SYS_I2C
346#define CONFIG_SYS_I2C_FSL
347#define CONFIG_SYS_FSL_I2C_SPEED 400000
348#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
349#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
350#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600351
352/*
353 * Config on-board RTC
354 */
355#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600357
358/*
359 * General PCI
360 * Addresses are mapped 1-1.
361 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500362#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
363#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
364#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
366#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
367#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
368#define CONFIG_SYS_PCI_IO_BASE 0x00000000
369#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
370#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600371
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
373#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
374#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600375
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300376#define CONFIG_SYS_PCIE1_BASE 0xA0000000
377#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
378#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
379#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
380#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
381#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
382#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
383#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
384#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
385
386#define CONFIG_SYS_PCIE2_BASE 0xC0000000
387#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
388#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
389#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
390#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
391#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
392#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
393#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
394#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
395
Kim Phillips1cb07e62008-01-16 00:38:05 -0600396#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000397#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600398
Kim Phillips1cb07e62008-01-16 00:38:05 -0600399#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600401#endif /* CONFIG_PCI */
402
Kim Phillips1cb07e62008-01-16 00:38:05 -0600403/*
404 * TSEC
405 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600406#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600407
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600408#define CONFIG_GMII /* MII PHY management */
409
410#define CONFIG_TSEC1
411
412#ifdef CONFIG_TSEC1
413#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600414#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200415#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600416#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600417#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600418#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600419#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600420
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600421#ifdef CONFIG_TSEC2
422#define CONFIG_HAS_ETH1
423#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600425#define TSEC2_PHY_ADDR 0x1c
426#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
427#define TSEC2_PHYIDX 0
428#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600429
430/* Options are: TSEC[0-1] */
431#define CONFIG_ETHPRIME "TSEC0"
432
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600433#endif
434
Kim Phillips1cb07e62008-01-16 00:38:05 -0600435/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500436 * SATA
437 */
438#define CONFIG_LIBATA
439#define CONFIG_FSL_SATA
440
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500442#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500444#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
445#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500446#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200447#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500448#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
449#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500450
451#ifdef CONFIG_FSL_SATA
452#define CONFIG_LBA48
453#define CONFIG_CMD_SATA
454#define CONFIG_DOS_PARTITION
Kim Phillips0daba0e2008-03-28 14:31:23 -0500455#endif
456
457/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600458 * Environment
459 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200461 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger93831bb2011-10-11 23:57:19 -0500462 #define CONFIG_ENV_ADDR \
463 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200464 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
465 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600466#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500467 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200468 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200470 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600471#endif
472
473#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600475
476/*
477 * BOOTP options
478 */
479#define CONFIG_BOOTP_BOOTFILESIZE
480#define CONFIG_BOOTP_BOOTPATH
481#define CONFIG_BOOTP_GATEWAY
482#define CONFIG_BOOTP_HOSTNAME
483
Kim Phillips1cb07e62008-01-16 00:38:05 -0600484/*
485 * Command line configuration.
486 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600487#define CONFIG_CMD_DATE
488
489#if defined(CONFIG_PCI)
490#define CONFIG_CMD_PCI
491#endif
492
Kim Phillips1cb07e62008-01-16 00:38:05 -0600493#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500494#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600495
496#undef CONFIG_WATCHDOG /* watchdog disabled */
497
Anton Vorontsov3628a932009-06-10 00:25:30 +0400498#ifdef CONFIG_MMC
499#define CONFIG_FSL_ESDHC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800500#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400501#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400502#define CONFIG_GENERIC_MMC
Anton Vorontsov3628a932009-06-10 00:25:30 +0400503#define CONFIG_DOS_PARTITION
504#endif
505
Kim Phillips1cb07e62008-01-16 00:38:05 -0600506/*
507 * Miscellaneous configurable options
508 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500509#define CONFIG_SYS_LONGHELP /* undef to save memory */
510#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600511
512#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200513 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600514#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200515 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600516#endif
517
Joe Hershberger93831bb2011-10-11 23:57:19 -0500518 /* Print Buffer Size */
519#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
520#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
521 /* Boot Argument Buffer Size */
522#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600523
524/*
525 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700526 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600527 * the maximum mapped by the Linux kernel during initialization.
528 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500529#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800530#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600531
532/*
533 * Core HID Setup
534 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500535#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500536#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
537 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600539
540/*
541 * MMU Setup
542 */
543
Becky Bruce03ea1be2008-05-08 19:02:12 -0500544#define CONFIG_HIGH_BATS 1 /* High BATs supported */
545
Kim Phillips1cb07e62008-01-16 00:38:05 -0600546/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
548#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600549
Joe Hershberger93831bb2011-10-11 23:57:19 -0500550#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500551 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500552 | BATL_MEMCOHERENCE)
553#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
554 | BATU_BL_256M \
555 | BATU_VS \
556 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200557#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
558#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600559
Joe Hershberger93831bb2011-10-11 23:57:19 -0500560#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500561 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500562 | BATL_MEMCOHERENCE)
563#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
564 | BATU_BL_256M \
565 | BATU_VS \
566 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200567#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
568#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600569
570/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500571#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500572 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500573 | BATL_CACHEINHIBIT \
574 | BATL_GUARDEDSTORAGE)
575#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
576 | BATU_BL_8M \
577 | BATU_VS \
578 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
580#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600581
582/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500583#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500584 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500585 | BATL_CACHEINHIBIT \
586 | BATL_GUARDEDSTORAGE)
587#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
588 | BATU_BL_128K \
589 | BATU_VS \
590 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200591#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
592#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600593
594/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500595#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500596 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500597 | BATL_MEMCOHERENCE)
598#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
599 | BATU_BL_32M \
600 | BATU_VS \
601 | BATU_VP)
602#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500603 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500604 | BATL_CACHEINHIBIT \
605 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600607
608/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500609#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500610#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
611 | BATU_BL_128K \
612 | BATU_VS \
613 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200614#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
615#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600616
617#ifdef CONFIG_PCI
618/* PCI MEM space: cacheable */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500619#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500620 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500621 | BATL_MEMCOHERENCE)
622#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
623 | BATU_BL_256M \
624 | BATU_VS \
625 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200626#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
627#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600628/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500629#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500630 | BATL_PP_RW \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500631 | BATL_CACHEINHIBIT \
632 | BATL_GUARDEDSTORAGE)
633#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
634 | BATU_BL_256M \
635 | BATU_VS \
636 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200637#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
638#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600639#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200640#define CONFIG_SYS_IBAT6L (0)
641#define CONFIG_SYS_IBAT6U (0)
642#define CONFIG_SYS_IBAT7L (0)
643#define CONFIG_SYS_IBAT7U (0)
644#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
645#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
646#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
647#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1cb07e62008-01-16 00:38:05 -0600648#endif
649
Kim Phillips1cb07e62008-01-16 00:38:05 -0600650#if defined(CONFIG_CMD_KGDB)
651#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600652#endif
653
654/*
655 * Environment Configuration
656 */
657#define CONFIG_ENV_OVERWRITE
658
Anton Vorontsov07e60912008-03-14 23:20:18 +0300659#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530660#define CONFIG_USB_EHCI
661#define CONFIG_USB_EHCI_FSL
662#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300663
Joe Hershberger93831bb2011-10-11 23:57:19 -0500664#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600665
666#define CONFIG_HOSTNAME mpc837x_rdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000667#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500668#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000669#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500670 /* U-Boot image on TFTP server */
671#define CONFIG_UBOOTPATH "u-boot.bin"
672#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600673
Joe Hershberger93831bb2011-10-11 23:57:19 -0500674 /* default location for tftp and bootm */
675#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600676#define CONFIG_BAUDRATE 115200
677
Kim Phillips1cb07e62008-01-16 00:38:05 -0600678#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500679 "netdev=" CONFIG_NETDEV "\0" \
680 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600681 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200682 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
683 " +$filesize; " \
684 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
685 " +$filesize; " \
686 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
687 " $filesize; " \
688 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
689 " +$filesize; " \
690 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
691 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500692 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500693 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600694 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500695 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600696 "console=ttyS0\0" \
697 "setbootargs=setenv bootargs " \
698 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
699 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500700 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
701 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600702 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
703
704#define CONFIG_NFSBOOTCOMMAND \
705 "setenv rootdev /dev/nfs;" \
706 "run setbootargs;" \
707 "run setipargs;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_RAMBOOTCOMMAND \
713 "setenv rootdev /dev/ram;" \
714 "run setbootargs;" \
715 "tftp $ramdiskaddr $ramdiskfile;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr $ramdiskaddr $fdtaddr"
719
Kim Phillips1cb07e62008-01-16 00:38:05 -0600720#endif /* __CONFIG_H */