blob: 55e48e24cba30a3558fe3daa4401659d7027a270 [file] [log] [blame]
Stefan Roesea34997d2005-09-22 09:16:57 +02001/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesea34997d2005-09-22 09:16:57 +02006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Stefan Roesea34997d2005-09-22 09:16:57 +020021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
23
Stefan Roesea34997d2005-09-22 09:16:57 +020024#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
25
26#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
27
28#define CONFIG_BAUDRATE 9600
Stefan Roesea34997d2005-09-22 09:16:57 +020029
30#undef CONFIG_BOOTARGS
31#undef CONFIG_BOOTCOMMAND
32
33#define CONFIG_PREBOOT /* enable preboot variable */
34
35#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesea34997d2005-09-22 09:16:57 +020037
38#define CONFIG_MII 1 /* MII PHY management */
39#define CONFIG_PHY_ADDR 0 /* PHY address */
40
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050041/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050042 * BOOTP options
43 */
44#define CONFIG_BOOTP_BOOTFILESIZE
45#define CONFIG_BOOTP_BOOTPATH
46#define CONFIG_BOOTP_GATEWAY
47#define CONFIG_BOOTP_HOSTNAME
48
Jon Loeligerf5709d12007-07-10 09:02:57 -050049/*
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050050 * Command line configuration.
51 */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050052#define CONFIG_CMD_PCI
53#define CONFIG_CMD_IRQ
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050054#define CONFIG_CMD_BSP
55#define CONFIG_CMD_EEPROM
56
Stefan Roesea34997d2005-09-22 09:16:57 +020057#undef CONFIG_WATCHDOG /* watchdog disabled */
58
59#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
60
61/*
62 * Miscellaneous configurable options
63 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefan Roesea34997d2005-09-22 09:16:57 +020065
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050066#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020068#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020070#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
72#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
73#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesea34997d2005-09-22 09:16:57 +020074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Stefan Roesea34997d2005-09-22 09:16:57 +020076
Stefan Roesea34997d2005-09-22 09:16:57 +020077#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
78
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesea34997d2005-09-22 09:16:57 +020081
Stefan Roese3ddce572010-09-20 16:05:31 +020082#define CONFIG_CONS_INDEX 2 /* Use UART1 */
Stefan Roese3ddce572010-09-20 16:05:31 +020083#define CONFIG_SYS_NS16550_SERIAL
84#define CONFIG_SYS_NS16550_REG_SIZE 1
85#define CONFIG_SYS_NS16550_CLK get_serial_clock()
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesea34997d2005-09-22 09:16:57 +020089
90/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roesea34997d2005-09-22 09:16:57 +020092 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
93 57600, 115200, 230400, 460800, 921600 }
94
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
96#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roesea34997d2005-09-22 09:16:57 +020097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
Stefan Roesea34997d2005-09-22 09:16:57 +020099
100/*-----------------------------------------------------------------------
101 * PCI stuff
102 *-----------------------------------------------------------------------
103 */
104#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
105#define PCI_HOST_FORCE 1 /* configure as pci host */
106#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
107
Gabor Juhosb4458732013-05-30 07:06:12 +0000108#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roesea34997d2005-09-22 09:16:57 +0200109#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
Stefan Roesea34997d2005-09-22 09:16:57 +0200110 /* resource configuration */
111
112#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
113
114#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
115
116#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
119#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
120#define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
Stefan Roese1c671a92006-01-18 20:03:15 +0100121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
123#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
124#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
125#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
126#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
127#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
Stefan Roesea34997d2005-09-22 09:16:57 +0200128
129/*-----------------------------------------------------------------------
130 * Start addresses for the final memory configuration
131 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Stefan Roesea34997d2005-09-22 09:16:57 +0200133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_SDRAM_BASE 0x00000000
135#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
136#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
137#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
138#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
Stefan Roesea34997d2005-09-22 09:16:57 +0200139
140/*
141 * For booting Linux, the board info and command line data
142 * have to be in the first 8 MB of memory, since this is
143 * the maximum mapped by the Linux kernel during initialization.
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesea34997d2005-09-22 09:16:57 +0200146/*-----------------------------------------------------------------------
147 * FLASH organization
148 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Stefan Roesea34997d2005-09-22 09:16:57 +0200151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesea34997d2005-09-22 09:16:57 +0200154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
156#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
157#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Stefan Roesea34997d2005-09-22 09:16:57 +0200158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
160#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
161#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Stefan Roesea34997d2005-09-22 09:16:57 +0200162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesea34997d2005-09-22 09:16:57 +0200164
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200165#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200166#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
167#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
Stefan Roesea34997d2005-09-22 09:16:57 +0200168
169/*-----------------------------------------------------------------------
170 * I2C EEPROM (CAT24WC16) for environment
171 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000172#define CONFIG_SYS_I2C
173#define CONFIG_SYS_I2C_PPC4XX
174#define CONFIG_SYS_I2C_PPC4XX_CH0
175#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
176#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Stefan Roesea34997d2005-09-22 09:16:57 +0200177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
179#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Stefan Roesea34997d2005-09-22 09:16:57 +0200180/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
182#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
Stefan Roesea34997d2005-09-22 09:16:57 +0200183 /* 16 byte page write mode using*/
184 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Stefan Roesea34997d2005-09-22 09:16:57 +0200186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_EEPROM_WREN 1
Stefan Roesea34997d2005-09-22 09:16:57 +0200188
Stefan Roesea34997d2005-09-22 09:16:57 +0200189/*
190 * Init Memory Controller:
191 *
192 * BR0/1 and OR0/1 (FLASH)
193 */
194#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
195#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
196
197/*-----------------------------------------------------------------------
198 * External Bus Controller (EBC) Setup
199 */
200
201/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_EBC_PB0AP 0x92015480
203#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200204
205/* Memory Bank 2 (PB0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
207#define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200208
209/* Memory Bank 3 (PB1) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
211#define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesea34997d2005-09-22 09:16:57 +0200212
213/*-----------------------------------------------------------------------
214 * Definitions for initial stack pointer and data area (in data cache)
215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
Stefan Roesea34997d2005-09-22 09:16:57 +0200217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200219#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200220#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesea34997d2005-09-22 09:16:57 +0200222
223/*-----------------------------------------------------------------------
224 * GPIO definitions
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
227#define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */
228#define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */
229#define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
Stefan Roesea34997d2005-09-22 09:16:57 +0200230
Stefan Roesea34997d2005-09-22 09:16:57 +0200231#endif /* __CONFIG_H */