blob: 2674b52bf528edb386c2f19eecc7200dd1a98dfa [file] [log] [blame]
wdenk4989f872004-03-14 15:06:13 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * (C) Copyright 2004
8 * ARM Ltd.
9 * Philippe Robin, <philippe.robin@arm.com>
10 * Configuration for Integrator AP board.
11 *.
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38#define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
39#define CONFIG_INTEGRATOR 1 /* in an Integrator board */
40#define CONFIG_ARCH_CINTEGRATOR 1 /* Specifically, a CP */
41
42
43#define CFG_MEMTEST_START 0x100000
44#define CFG_MEMTEST_END 0x10000000
45#define CFG_HZ (1000000 / 256) /* Timer 1 is clocked at 1Mhz, with 256 divider */
46#define CFG_TIMERBASE 0x13000100
47
48#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
49#define CONFIG_SETUP_MEMORY_TAGS 1
50#define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
51/*
52 * Size of malloc() pool
53 */
54#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
wdenkc35ba4e2004-03-14 22:25:36 +000055#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk4989f872004-03-14 15:06:13 +000056
57/*
58 * PL010 Configuration
59 */
60#define CFG_PL010_SERIAL
61#define CONFIG_CONS_INDEX 0
62#define CONFIG_BAUDRATE 38400
wdenkda04a8b2004-08-02 23:22:59 +000063#define CONFIG_PL01x_PORTS { (void *) (CFG_SERIAL0), (void *) (CFG_SERIAL1) }
wdenk4989f872004-03-14 15:06:13 +000064#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
65#define CFG_SERIAL0 0x16000000
66#define CFG_SERIAL1 0x17000000
67
wdenkc35ba4e2004-03-14 22:25:36 +000068/*#define CONFIG_COMMANDS (CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | CFG_CMD_BDI | CFG_CMD_PCI) */
69/*#define CONFIG_NET_MULTI */
70/*#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT */
wdenk4989f872004-03-14 15:06:13 +000071
72#define CONFIG_COMMANDS (CFG_CMD_IMI | CFG_CMD_BDI | CFG_CMD_MEMORY)
73
74
75/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
76#include <cmd_confdefs.h>
77
78#define CONFIG_BOOTDELAY 2
wdenkc35ba4e2004-03-14 22:25:36 +000079#define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
wdenk4989f872004-03-14 15:06:13 +000080#define CONFIG_BOOTCOMMAND ""
81
82/*
83 * Miscellaneous configurable options
84 */
85#define CFG_LONGHELP /* undef to save memory */
86#define CFG_PROMPT "Integrator-AP # " /* Monitor Command Prompt */
87#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
88/* Print Buffer Size */
89#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
90#define CFG_MAXARGS 16 /* max number of command args */
91#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
92
93#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
94#define CFG_LOAD_ADDR 0x7fc0 /* default load address */
95
96/*-----------------------------------------------------------------------
97 * Stack sizes
98 *
99 * The stack sizes are set up in start.S using the settings below
100 */
101#define CONFIG_STACKSIZE (128*1024) /* regular stack */
102#ifdef CONFIG_USE_IRQ
103#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
104#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
105#endif
106
107/*-----------------------------------------------------------------------
108 * Physical Memory Map
109 */
110#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
111#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
112#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
113
114#define CFG_FLASH_BASE 0x24000000
115
116/*-----------------------------------------------------------------------
117 * FLASH and environment organization
118 */
119#define CFG_ENV_IS_NOWHERE
120#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
121#define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
122/* timeout values are in ticks */
123#define CFG_FLASH_ERASE_TOUT (20*CFG_HZ) /* Timeout for Flash Erase */
124#define CFG_FLASH_WRITE_TOUT (20*CFG_HZ) /* Timeout for Flash Write */
125#define CFG_MAX_FLASH_SECT 128
126#define CFG_ENV_SIZE 32768
127
128#define PHYS_FLASH_1 (CFG_FLASH_BASE)
129
130/*-----------------------------------------------------------------------
131 * PCI definitions
132 */
133
wdenkc35ba4e2004-03-14 22:25:36 +0000134/*#define CONFIG_PCI /--* include pci support */
wdenk4989f872004-03-14 15:06:13 +0000135#undef CONFIG_PCI_PNP
136#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
137#define DEBUG
138
139#define CONFIG_EEPRO100
140#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
141
142
143#define INTEGRATOR_BOOT_ROM_BASE 0x20000000
144#define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
145
wdenkc35ba4e2004-03-14 22:25:36 +0000146/* PCI Base area */
wdenk4989f872004-03-14 15:06:13 +0000147#define INTEGRATOR_PCI_BASE 0x40000000
148#define INTEGRATOR_PCI_SIZE 0x3FFFFFFF
149
wdenkc35ba4e2004-03-14 22:25:36 +0000150/* memory map as seen by the CPU on the local bus */
151#define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */
152#define CPU_PCI_IO_SIZE 0x10000
wdenk4989f872004-03-14 15:06:13 +0000153
wdenkc35ba4e2004-03-14 22:25:36 +0000154#define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */
wdenk4989f872004-03-14 15:06:13 +0000155#define CPU_PCI_CNFG_SIZE 0x1000000
156
wdenkc35ba4e2004-03-14 22:25:36 +0000157#define PCI_MEM_BASE 0x40000000 /* 512M to xxx */
158/* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
159#define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */
160/* unused (128-16)M from B1000000-B7FFFFFF */
161#define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
162/* unused ((128-16)M - 64K) from XXX */
wdenk4989f872004-03-14 15:06:13 +0000163
164#define PCI_V3_BASE 0x62000000
165
wdenkc35ba4e2004-03-14 22:25:36 +0000166/* V3 PCI bridge controller */
167#define V3_BASE 0x62000000 /* V360EPC registers */
wdenk4989f872004-03-14 15:06:13 +0000168
169#define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS)
170#define PCI_ENET0_MEMADDR (PCI_MEM_BASE)
171
172
173#define V3_PCI_VENDOR 0x00000000
174#define V3_PCI_DEVICE 0x00000002
175#define V3_PCI_CMD 0x00000004
176#define V3_PCI_STAT 0x00000006
177#define V3_PCI_CC_REV 0x00000008
178#define V3_PCI_HDR_CF 0x0000000C
179#define V3_PCI_IO_BASE 0x00000010
180#define V3_PCI_BASE0 0x00000014
181#define V3_PCI_BASE1 0x00000018
182#define V3_PCI_SUB_VENDOR 0x0000002C
183#define V3_PCI_SUB_ID 0x0000002E
184#define V3_PCI_ROM 0x00000030
185#define V3_PCI_BPARAM 0x0000003C
186#define V3_PCI_MAP0 0x00000040
187#define V3_PCI_MAP1 0x00000044
188#define V3_PCI_INT_STAT 0x00000048
189#define V3_PCI_INT_CFG 0x0000004C
190#define V3_LB_BASE0 0x00000054
191#define V3_LB_BASE1 0x00000058
192#define V3_LB_MAP0 0x0000005E
193#define V3_LB_MAP1 0x00000062
194#define V3_LB_BASE2 0x00000064
195#define V3_LB_MAP2 0x00000066
196#define V3_LB_SIZE 0x00000068
197#define V3_LB_IO_BASE 0x0000006E
198#define V3_FIFO_CFG 0x00000070
199#define V3_FIFO_PRIORITY 0x00000072
200#define V3_FIFO_STAT 0x00000074
201#define V3_LB_ISTAT 0x00000076
202#define V3_LB_IMASK 0x00000077
203#define V3_SYSTEM 0x00000078
204#define V3_LB_CFG 0x0000007A
205#define V3_PCI_CFG 0x0000007C
206#define V3_DMA_PCI_ADR0 0x00000080
207#define V3_DMA_PCI_ADR1 0x00000090
208#define V3_DMA_LOCAL_ADR0 0x00000084
209#define V3_DMA_LOCAL_ADR1 0x00000094
210#define V3_DMA_LENGTH0 0x00000088
211#define V3_DMA_LENGTH1 0x00000098
212#define V3_DMA_CSR0 0x0000008B
213#define V3_DMA_CSR1 0x0000009B
214#define V3_DMA_CTLB_ADR0 0x0000008C
215#define V3_DMA_CTLB_ADR1 0x0000009C
216#define V3_DMA_DELAY 0x000000E0
217#define V3_MAIL_DATA 0x000000C0
218#define V3_PCI_MAIL_IEWR 0x000000D0
219#define V3_PCI_MAIL_IERD 0x000000D2
220#define V3_LB_MAIL_IEWR 0x000000D4
221#define V3_LB_MAIL_IERD 0x000000D6
222#define V3_MAIL_WR_STAT 0x000000D8
223#define V3_MAIL_RD_STAT 0x000000DA
224#define V3_QBA_MAP 0x000000DC
225
wdenkc35ba4e2004-03-14 22:25:36 +0000226/* SYSTEM register bits */
wdenk4989f872004-03-14 15:06:13 +0000227#define V3_SYSTEM_M_RST_OUT (1 << 15)
228#define V3_SYSTEM_M_LOCK (1 << 14)
229
wdenkc35ba4e2004-03-14 22:25:36 +0000230/* PCI_CFG bits */
wdenk4989f872004-03-14 15:06:13 +0000231#define V3_PCI_CFG_M_RETRY_EN (1 << 10)
232#define V3_PCI_CFG_M_AD_LOW1 (1 << 9)
233#define V3_PCI_CFG_M_AD_LOW0 (1 << 8)
234
wdenkc35ba4e2004-03-14 22:25:36 +0000235/* PCI MAP register bits (PCI -> Local bus) */
wdenk4989f872004-03-14 15:06:13 +0000236#define V3_PCI_MAP_M_MAP_ADR 0xFFF00000
237#define V3_PCI_MAP_M_RD_POST_INH (1 << 15)
238#define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10)
239#define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8)
240#define V3_PCI_MAP_M_ADR_SIZE 0x000000F0
241#define V3_PCI_MAP_M_REG_EN (1 << 1)
242#define V3_PCI_MAP_M_ENABLE (1 << 0)
243
wdenkc35ba4e2004-03-14 22:25:36 +0000244/* 9 => 512M window size */
wdenk4989f872004-03-14 15:06:13 +0000245#define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090
246
wdenkc35ba4e2004-03-14 22:25:36 +0000247/* A => 1024M window size */
wdenk4989f872004-03-14 15:06:13 +0000248#define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0
249
wdenkc35ba4e2004-03-14 22:25:36 +0000250/* LB_BASE register bits (Local bus -> PCI) */
wdenk4989f872004-03-14 15:06:13 +0000251#define V3_LB_BASE_M_MAP_ADR 0xFFF00000
252#define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9)
253#define V3_LB_BASE_M_ADR_SIZE 0x000000F0
254#define V3_LB_BASE_M_PREFETCH (1 << 3)
255#define V3_LB_BASE_M_ENABLE (1 << 0)
256
wdenkc35ba4e2004-03-14 22:25:36 +0000257/* PCI COMMAND REGISTER bits */
wdenk4989f872004-03-14 15:06:13 +0000258#define V3_COMMAND_M_FBB_EN (1 << 9)
259#define V3_COMMAND_M_SERR_EN (1 << 8)
260#define V3_COMMAND_M_PAR_EN (1 << 6)
261#define V3_COMMAND_M_MASTER_EN (1 << 2)
262#define V3_COMMAND_M_MEM_EN (1 << 1)
263#define V3_COMMAND_M_IO_EN (1 << 0)
264
265#define INTEGRATOR_SC_BASE 0x11000000
266#define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
267#define INTEGRATOR_SC_PCIENABLE \
268 (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
269
270
271#endif /* __CONFIG_H */