blob: 18f4707e6be791dbf7a9e58b1404dfc15824ff7f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese9106ed02016-01-29 09:14:54 +01002/*
3 * Copyright (C) 2016 Stefan Roese <sr@denx.de>
Stefan Roese9106ed02016-01-29 09:14:54 +01004 */
5
6#ifndef _CONFIG_DB_88F6720_H
7#define _CONFIG_DB_88F6720_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roese9106ed02016-01-29 09:14:54 +010012
13/*
14 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
15 * for DDR ECC byte filling in the SPL before loading the main
16 * U-Boot into it.
17 */
Stefan Roese9106ed02016-01-29 09:14:54 +010018
Stefan Roese9106ed02016-01-29 09:14:54 +010019/* I2C */
Simon Glass0529b592021-07-10 21:14:32 -060020#define CONFIG_SYS_I2C_LEGACY
Stefan Roese9106ed02016-01-29 09:14:54 +010021#define CONFIG_SYS_I2C_MVTWSI
22#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
23#define CONFIG_SYS_I2C_SLAVE 0x0
24#define CONFIG_SYS_I2C_SPEED 100000
25
26/* USB/EHCI configuration */
27#define CONFIG_EHCI_IS_TDI
28#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
29
Stefan Roese9106ed02016-01-29 09:14:54 +010030/* Environment in SPI NOR flash */
Stefan Roese9106ed02016-01-29 09:14:54 +010031
Stefan Roese9106ed02016-01-29 09:14:54 +010032#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
33
Stefan Roese9106ed02016-01-29 09:14:54 +010034/*
35 * mv-common.h should be defined after CMD configs since it used them
36 * to enable certain macros
37 */
38#include "mv-common.h"
39
40/*
41 * Memory layout while starting into the bin_hdr via the
42 * BootROM:
43 *
44 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
45 * 0x4000.4030 bin_hdr start address
46 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
47 * 0x4007.fffc BootROM stack top
48 *
49 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
50 * L2 cache thus cannot be used.
51 */
52
53/* SPL */
54/* Defines for SPL */
Stefan Roese9106ed02016-01-29 09:14:54 +010055#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
56
57#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
58#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
59
60#ifdef CONFIG_SPL_BUILD
61#define CONFIG_SYS_MALLOC_SIMPLE
62#endif
63
64#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
65#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
66
Stefan Roese9106ed02016-01-29 09:14:54 +010067#endif /* _CONFIG_DB_88F6720_H */