blob: 4fbcb7d7ed8f8b397a97574772ca49f714b55bfa [file] [log] [blame]
dzu@denx.dec59e4ac2006-04-21 18:30:47 +02001/*
2 * -- Version 1.1 --
3 *
4 * (C) Copyright 2003-2005
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2004-2005
8 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
9 *
10 * (C) Copyright 2005
11 * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
12 *
13 * History:
14 * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
15 *
16 * See file CREDITS for list of people who contributed to this
17 * project.
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * MA 02111-1307 USA
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/*
39 * High Level Configuration Options
40 */
41#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
42#define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
43#define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
44
Wolfgang Denka8467992006-05-03 01:24:04 +020045#define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
46#define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
47#define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020048#define CONFIG_BC3450_USB 1 /* + USB support */
49# define CONFIG_FAT 1 /* + FAT support */
50# define CONFIG_EXT2 1 /* + EXT2 support */
51#undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
52#undef CONFIG_BC3450_CAN /* + CAN transceiver */
53#undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
Wolfgang Denka8467992006-05-03 01:24:04 +020054#undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
55#undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020056#define CONFIG_BC3450_FP 1 /* + enable FP O/P */
57#undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
58
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020059/*
60 * Valid values for CONFIG_SYS_TEXT_BASE are:
61 * 0xFC000000 boot low (standard configuration with room for
62 * max 64 MByte Flash ROM)
63 * 0x00100000 boot from RAM (for testing only)
64 */
65#ifndef CONFIG_SYS_TEXT_BASE
66#define CONFIG_SYS_TEXT_BASE 0xFC000000
67#endif
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020070
71#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
72#define BOOTFLAG_WARM 0x02 /* Software reboot */
73
Becky Bruce03ea1be2008-05-08 19:02:12 -050074#define CONFIG_HIGH_BATS 1 /* High BATs supported */
75
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020076/*
77 * Serial console configuration
78 */
79#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
80#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020082
83/*
84 * AT-PS/2 Multiplexer
85 */
86#ifdef CONFIG_BC3450_PS2
87# define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
88# define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
89# define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090# define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +020091# define CONFIG_BOARD_EARLY_INIT_R
92#endif /* CONFIG_BC3450_PS2 */
93
94/*
95 * PCI Mapping:
96 * 0x40000000 - 0x4fffffff - PCI Memory
97 * 0x50000000 - 0x50ffffff - PCI IO Space
98 */
99# define CONFIG_PCI 1
100# define CONFIG_PCI_PNP 1
Wolfgang Denka8467992006-05-03 01:24:04 +0200101/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liew521f97b2008-03-30 01:19:06 -0500102#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200103
104#define CONFIG_PCI_MEM_BUS 0x40000000
105#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
106#define CONFIG_PCI_MEM_SIZE 0x10000000
107
108#define CONFIG_PCI_IO_BUS 0x50000000
109#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
110#define CONFIG_PCI_IO_SIZE 0x01000000
111
112#define CONFIG_NET_MULTI 1
113/*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200115#define CONFIG_NS8382X 1
116
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200117/*
118 * Video console
119 */
120# define CONFIG_VIDEO
121# define CONFIG_VIDEO_SM501
122# define CONFIG_VIDEO_SM501_32BPP
123# define CONFIG_CFB_CONSOLE
124# define CONFIG_VIDEO_LOGO
125# define CONFIG_VGA_AS_SINGLE_DEVICE
126# define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
127# define CONFIG_VIDEO_SW_CURSOR
128# define CONFIG_SPLASH_SCREEN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129# define CONFIG_SYS_CONSOLE_IS_IN_ENV
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200130
Wolfgang Denka8467992006-05-03 01:24:04 +0200131/*
132 * Partitions
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200133 */
134#define CONFIG_MAC_PARTITION
135#define CONFIG_DOS_PARTITION
136#define CONFIG_ISO_PARTITION
137
Wolfgang Denka8467992006-05-03 01:24:04 +0200138/*
139 * USB
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200140 */
141#ifdef CONFIG_BC3450_USB
142# define CONFIG_USB_OHCI
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200143# define CONFIG_USB_STORAGE
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200144#endif /* CONFIG_BC3450_USB */
145
Wolfgang Denka8467992006-05-03 01:24:04 +0200146/*
147 * POST support
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200148 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
150 CONFIG_SYS_POST_CPU | \
151 CONFIG_SYS_POST_I2C)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200152
153#ifdef CONFIG_POST
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200154/* preserve space for the post_word at end of on-chip SRAM */
155# define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200156#endif /* CONFIG_POST */
157
Jon Loeliger9261da02007-07-05 19:32:07 -0500158
Wolfgang Denka8467992006-05-03 01:24:04 +0200159/*
Jon Loeligerf5709d12007-07-10 09:02:57 -0500160 * BOOTP options
161 */
162#define CONFIG_BOOTP_BOOTFILESIZE
163#define CONFIG_BOOTP_BOOTPATH
164#define CONFIG_BOOTP_GATEWAY
165#define CONFIG_BOOTP_HOSTNAME
166
167
168/*
Jon Loeliger9261da02007-07-05 19:32:07 -0500169 * Command line configuration.
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200170 */
Jon Loeliger9261da02007-07-05 19:32:07 -0500171#include <config_cmd_default.h>
172
173#define CONFIG_CMD_ASKENV
174#define CONFIG_CMD_DATE
175#define CONFIG_CMD_DHCP
176#define CONFIG_CMD_ECHO
177#define CONFIG_CMD_EEPROM
178#define CONFIG_CMD_I2C
179#define CONFIG_CMD_JFFS2
180#define CONFIG_CMD_MII
181#define CONFIG_CMD_NFS
182#define CONFIG_CMD_PING
Jon Loeliger9261da02007-07-05 19:32:07 -0500183#define CONFIG_CMD_REGINFO
184#define CONFIG_CMD_SNTP
185#define CONFIG_CMD_BSP
186
187#ifdef CONFIG_VIDEO
188 #define CONFIG_CMD_BMP
189#endif
190
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200191#ifdef CONFIG_BC3450_IDE
Jon Loeliger9261da02007-07-05 19:32:07 -0500192 #define CONFIG_CMD_IDE
193#endif
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200194
Jon Loeliger9261da02007-07-05 19:32:07 -0500195#if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
196 #ifdef CONFIG_FAT
197 #define CONFIG_CMD_FAT
198 #endif
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200199
Jon Loeliger9261da02007-07-05 19:32:07 -0500200 #ifdef CONFIG_EXT2
201 #define CONFIG_CMD_EXT2
202 #endif
203#endif
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200204
Jon Loeliger9261da02007-07-05 19:32:07 -0500205#ifdef CONFIG_BC3450_USB
206 #define CONFIG_CMD_USB
207#endif
Wolfgang Denk15e87572007-08-06 01:01:49 +0200208
Jon Loeliger9261da02007-07-05 19:32:07 -0500209#ifdef CONFIG_PCI
210 #define CONFIG_CMD_PCI
211#endif
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200212
Jon Loeligerb5777d12007-07-08 17:02:01 -0500213#ifdef CONFIG_POST
214 #define CONFIG_CMD_DIAG
215#endif
216
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200217
Wolfgang Denka8467992006-05-03 01:24:04 +0200218#define CONFIG_TIMESTAMP /* display image timestamps */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200219
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200220#if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221# define CONFIG_SYS_LOWBOOT 1
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200222#endif
223
224/*
225 * Autobooting
226 */
227#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
228#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
229
230#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100231 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200232 "echo;"
233
234#undef CONFIG_BOOTARGS
235
236#define CONFIG_EXTRA_ENV_SETTINGS \
237 "netdev=eth0\0" \
238 "ipaddr=192.168.1.10\0" \
239 "serverip=192.168.1.3\0" \
240 "netmask=255.255.255.0\0" \
Wolfgang Denka8467992006-05-03 01:24:04 +0200241 "hostname=bc3450\0" \
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200242 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denka8467992006-05-03 01:24:04 +0200243 "kernel_addr=fc0a0000\0" \
244 "ramdisk_addr=fc1c0000\0" \
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200245 "ramargs=setenv bootargs root=/dev/ram rw\0" \
246 "nfsargs=setenv bootargs root=/dev/nfs rw " \
247 "nfsroot=$(serverip):$(rootpath)\0" \
Wolfgang Denka8467992006-05-03 01:24:04 +0200248 "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200249 "addip=setenv bootargs $(bootargs) " \
250 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
251 ":$(hostname):$(netdev):off panic=1\0" \
252 "addcons=setenv bootargs $(bootargs) " \
253 "console=ttyS0,$(baudrate) console=tty0\0" \
254 "flash_self=run ramargs addip addcons;" \
255 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
256 "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
257 "net_nfs=tftp 200000 $(bootfile); " \
258 "run nfsargs addip addcons; bootm\0" \
Wolfgang Denka8467992006-05-03 01:24:04 +0200259 "ide_nfs=run nfsargs addip addcons; " \
260 "disk 200000 0:1; bootm\0" \
261 "ide_ide=run ideargs addip addcons; " \
262 "disk 200000 0:1; bootm\0" \
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200263 "usb_self=run usbload; run ramargs addip addcons; " \
264 "bootm 200000 400000\0" \
265 "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
266 "usbboot 400000 0:2\0" \
267 "bootfile=uImage\0" \
268 "load=tftp 200000 $(u-boot)\0" \
269 "u-boot=u-boot.bin\0" \
270 "update=protect off FC000000 FC05FFFF;" \
271 "erase FC000000 FC05FFFF;" \
272 "cp.b 200000 FC000000 $(filesize);" \
273 "protect on FC000000 FC05FFFF\0" \
274 ""
275
276#define CONFIG_BOOTCOMMAND "run flash_self"
277
278/*
279 * IPB Bus clocking configuration.
280 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200282
283/*
284 * PCI Bus clocking configuration
285 *
286 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200288 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200289 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
291# define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200292#endif
293
294/*
295 * I2C configuration
296 */
297#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200299
300/*
301 * I2C clock frequency
302 *
303 * Please notice, that the resulting clock frequency could differ from the
304 * configured value. This is because the I2C clock is derived from system
305 * clock over a frequency divider with only a few divider values. U-boot
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200307 * approximation allways lies below the configured value, never above.
308 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
310#define CONFIG_SYS_I2C_SLAVE 0x7F
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200311
312/*
Wolfgang Denka8467992006-05-03 01:24:04 +0200313 * EEPROM configuration for I²C EEPROM M24C32
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200314 * M24C64 should work also. For other EEPROMs config should be verified.
Wolfgang Denka8467992006-05-03 01:24:04 +0200315 *
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200316 * The TQM5200 module may hold an EEPROM at address 0x50.
317 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
319#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
320#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
321#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200322
323/*
324 * RTC configuration
325 */
326#if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
327# define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328# define CONFIG_SYS_I2C_RTC_ADDR 0x68
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200329#else
330# define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
331# define CONFIG_BOARD_EARLY_INIT_R
332#endif
333
334/*
335 * Flash configuration
336 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200337#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200338
339/* use CFI flash driver if no module variant is spezified */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200341#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
343#define CONFIG_SYS_FLASH_EMPTY_INFO
344#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
345#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
346#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#if !defined(CONFIG_SYS_LOWBOOT)
349#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
350#else /* CONFIG_SYS_LOWBOOT */
351#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
352#endif /* CONFIG_SYS_LOWBOOT */
353#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200354 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
356#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200357
358/* Dynamic MTD partition support */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100359#define CONFIG_CMD_MTDPARTS
Stefan Roese5dc958f2009-05-12 14:32:58 +0200360#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
361#define CONFIG_FLASH_CFI_MTD
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200362#define MTDIDS_DEFAULT "nor0=TQM5200-0"
363#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
364 "1408k(kernel)," \
365 "2m(initrd)," \
366 "4m(small-fs)," \
367 "16m(big-fs)," \
368 "8m(misc)"
369
370/*
371 * Environment settings
372 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200373#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200374#define CONFIG_ENV_SIZE 0x10000
375#define CONFIG_ENV_SECT_SIZE 0x20000
376#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
377#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200378
379/*
380 * Memory map
381 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_MBAR 0xF0000000
383#define CONFIG_SYS_SDRAM_BASE 0x00000000
384#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200385
386/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200388#ifdef CONFIG_POST
389/* preserve space for the post_word at end of on-chip SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390# define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200391#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392# define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200393#endif /*CONFIG_POST*/
394
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
396#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
397#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200398
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200399#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
401# define CONFIG_SYS_RAMBOOT 1
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200402#endif
403
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
405#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
406#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200407
408/*
409 * Ethernet configuration
410 *
Ben Warrenbc1b9172009-02-05 23:58:25 -0800411 * Define CONFIG_MPC5xxx_MII10 to force FEC at 10MBIT
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200412 */
413#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800414#define CONFIG_MPC5xxx_FEC_MII100
415#undef CONFIG_MPC5xxx_MII10
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200416#define CONFIG_PHY_ADDR 0x00
417
418/*
419 * GPIO configuration on BC3450
420 *
Wolfgang Denka8467992006-05-03 01:24:04 +0200421 * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
422 * PSC2: UART2 [0x xxxxxx4x]
423 * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
424 * PSC3: USB2 [0x xxxxx1xx]
425 * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
426 * (this has to match
427 * CONFIG_USB_CONFIG which is
428 * used by usb_ohci.c to set
429 * the USB ports)
430 * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
431 * (this is reset to '5'
432 * in FEC driver: fec.c)
433 * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
434 * ATA/CS: ??? [0x x1xxxxxx]
435 * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200436 * CS1: Use Pin gpio_wkup_6 as second
Wolfgang Denka8467992006-05-03 01:24:04 +0200437 * SDRAM chip select (mem_cs1)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200438 * Timer: CAN2 / SPI
Wolfgang Denka8467992006-05-03 01:24:04 +0200439 * I2C: CAN1 / I²C2 [0x bxxxxxxx]
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200440 */
441#ifdef CONFIG_BC3450_AC97
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442# define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502124
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200443#else /* PSC2=UART2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444# define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502144
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200445#endif
446
447/*
448 * Miscellaneous configurable options
449 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200450#define CONFIG_SYS_LONGHELP /* undef to save memory */
451#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger9261da02007-07-05 19:32:07 -0500452#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200454#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200455#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200456#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
458#define CONFIG_SYS_MAXARGS 16 /* max no of command args */
459#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg. Buffer Size */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200460
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_ALT_MEMTEST /* Enable an alternative, */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200462 /* more extensive mem test */
463
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200464#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
465#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200466
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200467#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200468
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#define CONFIG_SYS_HZ 1000 /* dec freq: 1ms ticks */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200470
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger9261da02007-07-05 19:32:07 -0500472#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger9261da02007-07-05 19:32:07 -0500474#endif
475
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200476/*
Jon Loeligerf5709d12007-07-10 09:02:57 -0500477 * Enable loopw command.
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200478 */
479#define CONFIG_LOOPW
480
481/*
482 * Various low-level settings
483 */
Detlev Zundela414c7a2010-03-12 10:01:12 +0100484#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
485#define CONFIG_SYS_HID0_FINAL HID0_ICE
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200486
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
488#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
489#ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
490# define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200491#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492# define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200493#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200494#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
495#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200496
497/* automatic configuration of chip selects */
498#ifdef CONFIG_TQM5200
499# define CONFIG_LAST_STAGE_INIT
500#endif /* CONFIG_TQM5200 */
501
502/*
503 * SRAM - Do not map below 2 GB in address space, because this area is used
504 * for SDRAM autosizing.
505 */
506#ifdef CONFIG_TQM5200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507# define CONFIG_SYS_CS2_START 0xE5000000
508# define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
509# define CONFIG_SYS_CS2_CFG 0x0004D930
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200510#endif /* CONFIG_TQM5200 */
511
512/*
513 * Grafic controller - Do not map below 2 GB in address space, because this
514 * area is used for SDRAM autosizing.
515 */
516#ifdef CONFIG_TQM5200
517# define SM501_FB_BASE 0xE0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518# define CONFIG_SYS_CS1_START (SM501_FB_BASE)
519# define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
520# define CONFIG_SYS_CS1_CFG 0x8F48FF70
521# define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200522#endif /* CONFIG_TQM5200 */
523
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_CS_BURST 0x00000000
525#define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200526 /* flash and SM501 */
527
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_RESET_ADDRESS 0xff000000
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200529
530/*
531 * USB stuff
532 */
533#define CONFIG_USB_CLOCK 0x0001BBBB
Wolfgang Denka8467992006-05-03 01:24:04 +0200534#define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200535
536/*
537 * IDE/ATA stuff Supports IDE harddisk
538 */
539#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
540
Wolfgang Denka8467992006-05-03 01:24:04 +0200541#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
542#undef CONFIG_IDE_LED /* LED for ide not supported */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200543
Wolfgang Denka8467992006-05-03 01:24:04 +0200544#define CONFIG_IDE_RESET /* reset for ide supported */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200545#define CONFIG_IDE_PREINIT
546
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
548#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200549
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200550#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200551
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200553
554/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200556
557/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200558#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200559
560/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200561#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200562
563/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_ATA_STRIDE 4
dzu@denx.dec59e4ac2006-04-21 18:30:47 +0200565
566#endif /* __CONFIG_H */