blob: 35191b2f813b36a583fbec1ab79fb6846e6dee31 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simekaf482d52012-09-28 09:56:37 +00002/*
3 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
Michal Simek98d0f1f2018-01-17 07:37:47 +01004 * (C) Copyright 2013 - 2018 Xilinx, Inc.
Michal Simekaf482d52012-09-28 09:56:37 +00005 */
6
7#include <common.h>
Michal Simek309ef802018-02-21 17:04:28 +01008#include <dm/uclass.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06009#include <env.h>
Michal Simek65ef52f2014-02-24 11:16:32 +010010#include <fdtdec.h>
Michal Simek0f796702014-04-25 13:51:17 +020011#include <fpga.h>
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053012#include <malloc.h>
Michal Simek0f796702014-04-25 13:51:17 +020013#include <mmc.h>
Michal Simekc07b2252018-06-08 13:45:14 +020014#include <watchdog.h>
Michal Simek309ef802018-02-21 17:04:28 +010015#include <wdt.h>
Michal Simek15d654c2013-04-22 15:43:02 +020016#include <zynqpl.h>
Michal Simek242192b2013-04-12 16:33:08 +020017#include <asm/arch/hardware.h>
18#include <asm/arch/sys_proto.h>
Michal Simekaf482d52012-09-28 09:56:37 +000019
20DECLARE_GLOBAL_DATA_PTR;
21
Michal Simek309ef802018-02-21 17:04:28 +010022#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_BOARD_EARLY_INIT_F)
23int board_early_init_f(void)
24{
Michal Simek309ef802018-02-21 17:04:28 +010025 return 0;
26}
27#endif
28
Michal Simekaf482d52012-09-28 09:56:37 +000029int board_init(void)
30{
Michal Simekaf482d52012-09-28 09:56:37 +000031 return 0;
32}
33
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053034int board_late_init(void)
35{
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053036 int env_targets_len = 0;
37 const char *mode;
38 char *new_targets;
39 char *env_targets;
40
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053041 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
Michal Simek19356712016-12-16 13:16:14 +010042 case ZYNQ_BM_QSPI:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053043 mode = "qspi";
Simon Glass6a38e412017-08-03 12:22:09 -060044 env_set("modeboot", "qspiboot");
Michal Simek19356712016-12-16 13:16:14 +010045 break;
46 case ZYNQ_BM_NAND:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053047 mode = "nand";
Simon Glass6a38e412017-08-03 12:22:09 -060048 env_set("modeboot", "nandboot");
Michal Simek19356712016-12-16 13:16:14 +010049 break;
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053050 case ZYNQ_BM_NOR:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053051 mode = "nor";
Simon Glass6a38e412017-08-03 12:22:09 -060052 env_set("modeboot", "norboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053053 break;
54 case ZYNQ_BM_SD:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053055 mode = "mmc";
Simon Glass6a38e412017-08-03 12:22:09 -060056 env_set("modeboot", "sdboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053057 break;
58 case ZYNQ_BM_JTAG:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053059 mode = "pxe dhcp";
Simon Glass6a38e412017-08-03 12:22:09 -060060 env_set("modeboot", "jtagboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053061 break;
62 default:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053063 mode = "";
Simon Glass6a38e412017-08-03 12:22:09 -060064 env_set("modeboot", "");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053065 break;
66 }
67
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053068 /*
69 * One terminating char + one byte for space between mode
70 * and default boot_targets
71 */
72 env_targets = env_get("boot_targets");
73 if (env_targets)
74 env_targets_len = strlen(env_targets);
75
76 new_targets = calloc(1, strlen(mode) + env_targets_len + 2);
77 if (!new_targets)
78 return -ENOMEM;
79
80 sprintf(new_targets, "%s %s", mode,
81 env_targets ? env_targets : "");
82
83 env_set("boot_targets", new_targets);
84
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053085 return 0;
86}
Michal Simekaf482d52012-09-28 09:56:37 +000087
Michal Simekf4780a72016-04-01 15:56:33 +020088#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -060089int dram_init_banksize(void)
Nathan Rossic12892b2016-12-04 19:33:22 +100090{
Michal Simekd5b7de62017-11-03 15:25:51 +010091 return fdtdec_setup_memory_banksize();
Tom Riniedcfdbd2016-12-09 07:56:54 -050092}
Michal Simekf4780a72016-04-01 15:56:33 +020093
Tom Riniedcfdbd2016-12-09 07:56:54 -050094int dram_init(void)
95{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053096 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossi58ea0d82016-12-19 00:03:34 +100097 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -050098
99 zynq_ddrc_init();
100
101 return 0;
Michal Simekf4780a72016-04-01 15:56:33 +0200102}
Michal Simekf4780a72016-04-01 15:56:33 +0200103#else
104int dram_init(void)
105{
Michal Simek1b846212018-04-11 16:12:28 +0200106 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
107 CONFIG_SYS_SDRAM_SIZE);
Michal Simekf4780a72016-04-01 15:56:33 +0200108
Michal Simekf5ff7bc2013-06-17 14:37:01 +0200109 zynq_ddrc_init();
110
Michal Simekaf482d52012-09-28 09:56:37 +0000111 return 0;
112}
Michal Simekf4780a72016-04-01 15:56:33 +0200113#endif