blob: 8f07e2c9aa0065ad2dae86010e61064a106392de [file] [log] [blame]
TENART Antoine7a5eb652013-07-02 12:06:00 +02001/*
2 * evm.c
3 *
4 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
5 * Antoine Tenart, <atenart@adeneo-embedded.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <common.h>
11#include <spl.h>
12#include <asm/cache.h>
13#include <asm/io.h>
14#include <asm/arch/clock.h>
15#include <asm/arch/cpu.h>
16#include <asm/arch/ddr_defs.h>
17#include <asm/arch/hardware.h>
18#include <asm/arch/sys_proto.h>
19#include <asm/arch/mmc_host_def.h>
20#include <asm/arch/mem.h>
21#include <asm/arch/mux.h>
22
23DECLARE_GLOBAL_DATA_PTR;
24
25int board_init(void)
26{
27 gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
Tom Rini28bfc1b2017-05-16 14:46:37 -040028#if defined(CONFIG_NAND)
29 gpmc_init();
30#endif
TENART Antoine7a5eb652013-07-02 12:06:00 +020031 return 0;
32}
33
34#ifdef CONFIG_SPL_BUILD
TENART Antoine7a5eb652013-07-02 12:06:00 +020035static struct module_pin_mux mmc_pin_mux[] = {
36 { OFFSET(pincntl157), PULLDOWN_EN | PULLUDDIS | MODE(0x0) },
37 { OFFSET(pincntl158), PULLDOWN_EN | PULLUDEN | MODE(0x0) },
38 { OFFSET(pincntl159), PULLUP_EN | PULLUDDIS | MODE(0x0) },
39 { OFFSET(pincntl160), PULLUP_EN | PULLUDDIS | MODE(0x0) },
40 { OFFSET(pincntl161), PULLUP_EN | PULLUDDIS | MODE(0x0) },
41 { OFFSET(pincntl162), PULLUP_EN | PULLUDDIS | MODE(0x0) },
42 { OFFSET(pincntl163), PULLUP_EN | PULLUDDIS | MODE(0x0) },
43 { -1 },
44};
45
Tom Rinifbb25522017-05-16 14:46:35 -040046void set_uart_mux_conf(void) {}
TENART Antoine7a5eb652013-07-02 12:06:00 +020047
Tom Rinifbb25522017-05-16 14:46:35 -040048void set_mux_conf_regs(void)
49{
50 configure_module_pin_mux(mmc_pin_mux);
51}
TENART Antoine7a5eb652013-07-02 12:06:00 +020052
53/*
Tom Rinifbb25522017-05-16 14:46:35 -040054 * EMIF Paramters. Refer the EMIF register documentation and the
55 * memory datasheet for details. This is for 796 MHz.
TENART Antoine7a5eb652013-07-02 12:06:00 +020056 */
Tom Rinifbb25522017-05-16 14:46:35 -040057#define EMIF_TIM1 0x1779C9FE
58#define EMIF_TIM2 0x50608074
59#define EMIF_TIM3 0x009F857F
60#define EMIF_SDREF 0x10001841
61#define EMIF_SDCFG 0x62A73832
62#define EMIF_PHYCFG 0x00000110
63static const struct emif_regs ddr3_emif_regs = {
64 .sdram_config = EMIF_SDCFG,
65 .ref_ctrl = EMIF_SDREF,
66 .sdram_tim1 = EMIF_TIM1,
67 .sdram_tim2 = EMIF_TIM2,
68 .sdram_tim3 = EMIF_TIM3,
69 .emif_ddr_phy_ctlr_1 = EMIF_PHYCFG,
TENART Antoine7a5eb652013-07-02 12:06:00 +020070};
71
72static const struct cmd_control ddr3_ctrl = {
73 .cmd0csratio = 0x100,
TENART Antoine7a5eb652013-07-02 12:06:00 +020074 .cmd0iclkout = 0x001,
TENART Antoine7a5eb652013-07-02 12:06:00 +020075 .cmd1csratio = 0x100,
TENART Antoine7a5eb652013-07-02 12:06:00 +020076 .cmd1iclkout = 0x001,
TENART Antoine7a5eb652013-07-02 12:06:00 +020077 .cmd2csratio = 0x100,
TENART Antoine7a5eb652013-07-02 12:06:00 +020078 .cmd2iclkout = 0x001,
79};
80
Tom Rinifbb25522017-05-16 14:46:35 -040081/* These values are obtained from the CCS app */
82#define RD_DQS_GATE (0x1B3)
83#define RD_DQS (0x35)
84#define WR_DQS (0x93)
85static struct ddr_data ddr3_data = {
86 .datardsratio0 = ((RD_DQS<<10) | (RD_DQS<<0)),
87 .datawdsratio0 = ((WR_DQS<<10) | (WR_DQS<<0)),
88 .datawiratio0 = ((0x20<<10) | 0x20<<0),
89 .datagiratio0 = ((0x20<<10) | 0x20<<0),
90 .datafwsratio0 = ((RD_DQS_GATE<<10) | (RD_DQS_GATE<<0)),
91 .datawrsratio0 = (((WR_DQS+0x40)<<10) | ((WR_DQS+0x40)<<0)),
TENART Antoine7a5eb652013-07-02 12:06:00 +020092};
93
Tom Rinifbb25522017-05-16 14:46:35 -040094static const struct dmm_lisa_map_regs evm_lisa_map_regs = {
95 .dmm_lisa_map_0 = 0x00000000,
96 .dmm_lisa_map_1 = 0x00000000,
97 .dmm_lisa_map_2 = 0x80640300,
98 .dmm_lisa_map_3 = 0xC0640320,
TENART Antoine7a5eb652013-07-02 12:06:00 +020099};
100
TENART Antoine7a5eb652013-07-02 12:06:00 +0200101void sdram_init(void)
102{
Tom Rinifbb25522017-05-16 14:46:35 -0400103 /*
104 * Pass in our DDR3 config information and that we have 2 EMIFs to
105 * configure.
106 */
107 config_ddr(&ddr3_data, &ddr3_ctrl, &ddr3_emif_regs,
108 &evm_lisa_map_regs, 2);
TENART Antoine7a5eb652013-07-02 12:06:00 +0200109}
110#endif /* CONFIG_SPL_BUILD */