blob: 9e7fadb2fa2695c480d44e474372ee671aee32e8 [file] [log] [blame]
Thomas Weber276ffbd2012-01-28 09:25:46 +00001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Thomas Weber276ffbd2012-01-28 09:25:46 +000014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
Tom Rini48157342017-01-25 20:42:35 -050019#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
Thomas Weber276ffbd2012-01-28 09:25:46 +000020/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000026
Thomas Weber276ffbd2012-01-28 09:25:46 +000027#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050028#include <asm/arch/omap.h>
Thomas Weber276ffbd2012-01-28 09:25:46 +000029
Thomas Weber276ffbd2012-01-28 09:25:46 +000030/* Clock Defines */
31#define V_OSCK 26000000 /* Clock output from T2 */
32#define V_SCLK (V_OSCK >> 1)
33
Thomas Weber276ffbd2012-01-28 09:25:46 +000034#define CONFIG_MISC_INIT_R
35
36#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39#define CONFIG_REVISION_TAG
40
Thomas Weber276ffbd2012-01-28 09:25:46 +000041/* Size of malloc() pool */
Bernhard Walle183cbc92012-04-03 00:37:03 +000042#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber276ffbd2012-01-28 09:25:46 +000043
44/* Hardware drivers */
45
46/* NS16550 Configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000047#define CONFIG_SYS_NS16550_SERIAL
48#define CONFIG_SYS_NS16550_REG_SIZE (-4)
49#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
50
51/* select serial console configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000052#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
53#define CONFIG_SERIAL3 3
Thomas Weber276ffbd2012-01-28 09:25:46 +000054#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
55 115200}
56
Thomas Weber276ffbd2012-01-28 09:25:46 +000057/* I2C */
Heiko Schocherf53f2b82013-10-22 11:03:18 +020058#define CONFIG_SYS_I2C
Heiko Schocherf53f2b82013-10-22 11:03:18 +020059
Andreas Bießmann01a3f532013-09-06 15:04:52 +020060
61/* EEPROM */
Andreas Bießmann01a3f532013-09-06 15:04:52 +020062#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
63#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber276ffbd2012-01-28 09:25:46 +000064
65/* TWL4030 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000066#define CONFIG_TWL4030_LED
67
68/* Board NAND Info */
Thomas Weber276ffbd2012-01-28 09:25:46 +000069#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Thomas Weber276ffbd2012-01-28 09:25:46 +000070
Thomas Weber276ffbd2012-01-28 09:25:46 +000071#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
72 /* to access nand */
73#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
74 /* to access nand at */
75 /* CS0 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000076#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
77 /* devices */
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +053078#define CONFIG_SYS_NAND_MAX_OOBFREE 2
79#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber276ffbd2012-01-28 09:25:46 +000080
Thomas Weber276ffbd2012-01-28 09:25:46 +000081/* needed for ubi */
Thomas Weber276ffbd2012-01-28 09:25:46 +000082#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
83#define CONFIG_MTD_PARTITIONS
84
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020085/* Environment information (this is the common part) */
Thomas Weber276ffbd2012-01-28 09:25:46 +000086
Thomas Weber276ffbd2012-01-28 09:25:46 +000087
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +020088/* hang() the board on panic() */
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +020089
Andreas Bießmannd6f3c152013-09-06 15:04:50 +020090/* environment placement (for NAND), is different for FLASHCARD but does not
91 * harm there */
92#define CONFIG_ENV_OFFSET 0x120000 /* env start */
93#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
94#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
95#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
96
Andreas Bießmann90071f92013-09-06 15:04:48 +020097/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
98 * value can not be used here! */
99#define CONFIG_LOADADDR 0x82000000
100
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200101#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000102 "console=ttyO2,115200n8\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000103 "mmcdev=0\0" \
Thomas Weberc9279302013-09-06 15:04:46 +0200104 "vram=3M\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000105 "defaultdisplay=lcd\0" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200106 "kernelopts=mtdoops.mtddev=3\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400107 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
108 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000109 "commonargs=" \
110 "setenv bootargs console=${console} " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200111 "${mtdparts} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200112 "${kernelopts} " \
113 "vt.global_cursor_default=0 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000114 "vram=${vram} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200115 "omapdss.def_disp=${defaultdisplay}\0"
116
117#define CONFIG_BOOTCOMMAND "run autoboot"
118
119/* specific environment settings for different use cases
120 * FLASHCARD: used to run a rdimage from sdcard to program the device
121 * 'NORMAL': used to boot kernel from sdcard, nand, ...
122 *
123 * The main aim for the FLASHCARD skin is to have an embedded environment
124 * which will not be influenced by any data already on the device.
125 */
126#ifdef CONFIG_FLASHCARD
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200127/* the rdaddr is 16 MiB before the loadaddr */
128#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
129
130#define CONFIG_EXTRA_ENV_SETTINGS \
131 CONFIG_COMMON_ENV_SETTINGS \
132 CONFIG_ENV_RDADDR \
133 "autoboot=" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200134 "run commonargs; " \
135 "setenv bootargs ${bootargs} " \
136 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
137 "rdinit=/sbin/init; " \
138 "mmc dev ${mmcdev}; mmc rescan; " \
139 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
140 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
141 "bootm ${loadaddr} ${rdaddr}\0"
142
143#else /* CONFIG_FLASHCARD */
144
145#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
146
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200147#define CONFIG_EXTRA_ENV_SETTINGS \
148 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000149 "mmcargs=" \
150 "run commonargs; " \
151 "setenv bootargs ${bootargs} " \
152 "root=/dev/mmcblk0p2 " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200153 "rootwait " \
154 "rw\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000155 "nandargs=" \
156 "run commonargs; " \
157 "setenv bootargs ${bootargs} " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000158 "root=ubi0:root " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200159 "ubi.mtd=7 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000160 "rootfstype=ubifs " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200161 "ro\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000162 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000163 "bootscript=echo Running bootscript from mmc ...; " \
164 "source ${loadaddr}\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000165 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000166 "mmcboot=echo Booting from mmc ...; " \
167 "run mmcargs; " \
168 "bootm ${loadaddr}\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200169 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger108458a2012-11-01 16:54:18 +0000170 "ubifsmount ubi:root; " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000171 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200172 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000173 "nandboot=echo Booting from nand ...; " \
174 "run nandargs; " \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200175 "run loaduimage_nand; " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000176 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000177 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000178 "if run loadbootscript; then " \
179 "run bootscript; " \
180 "else " \
181 "if run loaduimage; then " \
182 "run mmcboot; " \
183 "else run nandboot; " \
184 "fi; " \
185 "fi; " \
186 "else run nandboot; fi\0"
187
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200188#endif /* CONFIG_FLASHCARD */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000189
190/* Miscellaneous configurable options */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000191#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000192
Thomas Webere2406c12013-09-06 15:04:56 +0200193#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000194#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Webere2406c12013-09-06 15:04:56 +0200195 0x07000000) /* 112 MB */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000196
197#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
198
199/*
200 * OMAP3 has 12 GP timers, they can be driven by the system clock
201 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
202 * This rate is divided by a local divisor.
203 */
204#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
205#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000206
Thomas Weber276ffbd2012-01-28 09:25:46 +0000207/* Physical Memory Map */
208#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
209#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber276ffbd2012-01-28 09:25:46 +0000210#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
211
212/* NAND and environment organization */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000213#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
214
Thomas Weber276ffbd2012-01-28 09:25:46 +0000215#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
216#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
217#define CONFIG_SYS_INIT_RAM_SIZE 0x800
218#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
219 CONFIG_SYS_INIT_RAM_SIZE - \
220 GENERATED_GBL_DATA_SIZE)
221
222/* SRAM config */
223#define CONFIG_SYS_SRAM_START 0x40200000
224#define CONFIG_SYS_SRAM_SIZE 0x10000
225
226/* Defines for SPL */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000227
Scott Woodc352a0c2012-09-20 19:09:07 -0500228#define CONFIG_SPL_NAND_BASE
229#define CONFIG_SPL_NAND_DRIVERS
230#define CONFIG_SPL_NAND_ECC
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200231#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100232#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber276ffbd2012-01-28 09:25:46 +0000233
234#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400235#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
236 CONFIG_SPL_TEXT_BASE)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000237
238#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
239#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
240
241/* NAND boot config */
242#define CONFIG_SYS_NAND_5_ADDR_CYCLE
243#define CONFIG_SYS_NAND_PAGE_COUNT 64
244#define CONFIG_SYS_NAND_PAGE_SIZE 2048
245#define CONFIG_SYS_NAND_OOBSIZE 64
246#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
247#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann6bf0b1a2014-04-10 12:52:52 +0200248#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
249 13, 14, 16, 17, 18, 19, 20, 21, 22, \
250 23, 24, 25, 26, 27, 28, 30, 31, 32, \
251 33, 34, 35, 36, 37, 38, 39, 40, 41, \
252 42, 44, 45, 46, 47, 48, 49, 50, 51, \
253 52, 53, 54, 55, 56}
Thomas Weber276ffbd2012-01-28 09:25:46 +0000254
255#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmannbbf8c932013-04-02 06:05:58 +0000256#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3ef49732013-11-18 19:03:01 +0530257#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber276ffbd2012-01-28 09:25:46 +0000258
Thomas Weber276ffbd2012-01-28 09:25:46 +0000259#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
260
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200261#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
262#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000263
264#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
265#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
266
Thomas Webere2406c12013-09-06 15:04:56 +0200267#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000268#endif /* __CONFIG_H */