blob: c487642e89be85999321c3b5a43a55425f7765c7 [file] [log] [blame]
Stefan Roese459e0642016-01-20 08:13:29 +01001/*
2 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_THEADORABLE_H
8#define _CONFIG_THEADORABLE_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
Stefan Roese459e0642016-01-20 08:13:29 +010013
14/*
15 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
16 * for DDR ECC byte filling in the SPL before loading the main
17 * U-Boot into it.
18 */
Stefan Roese459e0642016-01-20 08:13:29 +010019#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
20
21/*
22 * Commands configuration
23 */
Stefan Roese459e0642016-01-20 08:13:29 +010024
25/*
26 * The debugging version enables USB support via defconfig.
27 * This version should also enable all other non-production
28 * interfaces / features.
29 */
Stefan Roese459e0642016-01-20 08:13:29 +010030
31/* I2C */
32#define CONFIG_SYS_I2C
33#define CONFIG_SYS_I2C_MVTWSI
34#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese07b5e042016-04-08 15:58:29 +020035#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roese459e0642016-01-20 08:13:29 +010036#define CONFIG_SYS_I2C_SLAVE 0x0
37#define CONFIG_SYS_I2C_SPEED 100000
38
39/* USB/EHCI configuration */
40#define CONFIG_EHCI_IS_TDI
41#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
42
Stefan Roese459e0642016-01-20 08:13:29 +010043/* SPI NOR flash default params, used by sf commands */
44#define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
45#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
46
47/* Environment in SPI NOR flash */
Stefan Roese459e0642016-01-20 08:13:29 +010048#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
49#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
50#define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
51#define CONFIG_ENV_OVERWRITE
52
53#define CONFIG_PHY_MARVELL /* there is a marvell phy */
54#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
55
Stefan Roese459e0642016-01-20 08:13:29 +010056#define CONFIG_PREBOOT
Stefan Roese459e0642016-01-20 08:13:29 +010057
Stefan Roese459e0642016-01-20 08:13:29 +010058/* Keep device tree and initrd in lower memory so the kernel can access them */
59#define CONFIG_EXTRA_ENV_SETTINGS \
60 "fdt_high=0x10000000\0" \
61 "initrd_high=0x10000000\0"
62
63/* SATA support */
64#define CONFIG_SYS_SATA_MAX_DEVICE 1
Stefan Roese459e0642016-01-20 08:13:29 +010065#define CONFIG_LBA48
Stefan Roese459e0642016-01-20 08:13:29 +010066
Stefan Roese459e0642016-01-20 08:13:29 +010067/* PCIe support */
68#ifdef CONFIG_CMD_PCI
69#ifndef CONFIG_SPL_BUILD
Stefan Roese459e0642016-01-20 08:13:29 +010070#define CONFIG_PCI_MVEBU
Stefan Roese459e0642016-01-20 08:13:29 +010071#endif
72#endif
73
74/* Enable LCD and reserve 512KB from top of memory*/
75#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
76
Stefan Roesef0547582016-02-12 14:24:07 +010077/* FPGA programming support */
Stefan Roesef0547582016-02-12 14:24:07 +010078#define CONFIG_FPGA_STRATIX_V
79
Stefan Roese459e0642016-01-20 08:13:29 +010080/*
Stefan Roese1a4e9802016-04-07 10:48:14 +020081 * Bootcounter
82 */
Stefan Roese1a4e9802016-04-07 10:48:14 +020083/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
84#define BOOTCOUNT_ADDR 0x1000
85
86/*
Stefan Roese459e0642016-01-20 08:13:29 +010087 * mv-common.h should be defined after CMD configs since it used them
88 * to enable certain macros
89 */
90#include "mv-common.h"
91
92/*
93 * Memory layout while starting into the bin_hdr via the
94 * BootROM:
95 *
96 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
97 * 0x4000.4030 bin_hdr start address
98 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
99 * 0x4007.fffc BootROM stack top
100 *
101 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
102 * L2 cache thus cannot be used.
103 */
104
105/* SPL */
106/* Defines for SPL */
Stefan Roese459e0642016-01-20 08:13:29 +0100107#define CONFIG_SPL_TEXT_BASE 0x40004030
108#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
109
110#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
111#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
112
113#ifdef CONFIG_SPL_BUILD
114#define CONFIG_SYS_MALLOC_SIMPLE
115#endif
116
117#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
118#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
119
Stefan Roese459e0642016-01-20 08:13:29 +0100120/* SPL related SPI defines */
Stefan Roese459e0642016-01-20 08:13:29 +0100121#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
122#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
123
124/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
125#define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
126
127#endif /* _CONFIG_THEADORABLE_H */