blob: dbb9fd4da1dc7b088accd559a41579b909b3800d [file] [log] [blame]
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080013#define CONFIG_FSL_SATA_V2
14#define CONFIG_PCIE4
15
16#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17
18#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080019#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080020#ifndef CONFIG_SDCARD
21#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
22#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
23#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080024#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SYS_TEXT_BASE 0x00201000
27#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#define RESET_VECTOR_OFFSET 0x27FFC
31#define BOOT_PAGE_OFFSET 0x27000
32
33#ifdef CONFIG_SDCARD
34#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080035#define CONFIG_SPL_MMC_MINIMAL
36#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
37#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
38#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
39#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
40#ifndef CONFIG_SPL_BUILD
41#define CONFIG_SYS_MPC85XX_NO_RESETVEC
42#endif
43#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
Zhao Qiang55107dc2016-09-08 12:55:32 +080044#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080045#define CONFIG_SPL_MMC_BOOT
46#endif
47
48#ifdef CONFIG_SPL_BUILD
49#define CONFIG_SPL_SKIP_RELOCATE
50#define CONFIG_SPL_COMMON_INIT_DDR
51#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
52#define CONFIG_SYS_NO_FLASH
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080053#endif
54
Chunhe Lan66cba6b2015-03-20 17:08:54 +080055#endif
56#endif /* CONFIG_RAMBOOT_PBL */
57
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080058#define CONFIG_DDR_ECC
59
60#define CONFIG_CMD_REGINFO
61
62/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080063#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
64#define CONFIG_MP /* support multiple processors */
65
66#ifndef CONFIG_SYS_TEXT_BASE
67#define CONFIG_SYS_TEXT_BASE 0xeff40000
68#endif
69
70#ifndef CONFIG_RESET_VECTOR_ADDRESS
71#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
72#endif
73
74#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080075#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Ruchika Gupta12af67f2014-10-15 11:35:31 +053076#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Robert P. J. Daya8099812016-05-03 19:52:49 -040077#define CONFIG_PCIE1 /* PCIE controller 1 */
78#define CONFIG_PCIE2 /* PCIE controller 2 */
79#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080080#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
81#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
82
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080083#define CONFIG_ENV_OVERWRITE
84
85/*
86 * These can be toggled for performance analysis, otherwise use default.
87 */
88#define CONFIG_SYS_CACHE_STASHING
89#define CONFIG_BTB /* toggle branch predition */
90#ifdef CONFIG_DDR_ECC
91#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
92#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
93#endif
94
95#define CONFIG_ENABLE_36BIT_PHYS
96
97#define CONFIG_ADDR_MAP
98#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
99
100#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
101#define CONFIG_SYS_MEMTEST_END 0x00400000
102#define CONFIG_SYS_ALT_MEMTEST
103#define CONFIG_PANIC_HANG /* do not reset board on panic */
104
105/*
106 * Config the L3 Cache as L3 SRAM
107 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800108#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
109#define CONFIG_SYS_L3_SIZE (512 << 10)
110#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
111#ifdef CONFIG_RAMBOOT_PBL
112#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
113#endif
114#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
115#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
116#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
117#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800118
119#define CONFIG_SYS_DCSRBAR 0xf0000000
120#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
121
122/*
123 * DDR Setup
124 */
125#define CONFIG_VERY_BIG_RAM
126#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
127#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
128
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800129#define CONFIG_DIMM_SLOTS_PER_CTLR 1
130#define CONFIG_CHIP_SELECTS_PER_CTRL 4
131#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
132
133#define CONFIG_DDR_SPD
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800134
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800135/*
136 * IFC Definitions
137 */
138#define CONFIG_SYS_FLASH_BASE 0xe0000000
139#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
140
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800141#ifdef CONFIG_SPL_BUILD
142#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
143#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800145#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800146
147#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
148#define CONFIG_MISC_INIT_R
149
150#define CONFIG_HWCONFIG
151
152/* define to use L1 as initial stack */
153#define CONFIG_L1_INIT_RAM
154#define CONFIG_SYS_INIT_RAM_LOCK
155#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
156#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700157#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158/* The assembler doesn't like typecast */
159#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
160 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
161 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
162#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
163
164#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
165 GENERATED_GBL_DATA_SIZE)
166#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
167
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800168#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800169#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
170
171/* Serial Port - controlled on board with jumper J8
172 * open - index 2
173 * shorted - index 1
174 */
175#define CONFIG_CONS_INDEX 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800176#define CONFIG_SYS_NS16550_SERIAL
177#define CONFIG_SYS_NS16550_REG_SIZE 1
178#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
179
180#define CONFIG_SYS_BAUDRATE_TABLE \
181 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
182
183#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
184#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
185#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
186#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
187
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800188/* I2C */
189#define CONFIG_SYS_I2C
190#define CONFIG_SYS_I2C_FSL
191#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
192#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
193#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
194#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
195
196/*
197 * General PCI
198 * Memory space is mapped 1-1, but I/O space must start from 0.
199 */
200
201/* controller 1, direct to uli, tgtid 3, Base address 20000 */
202#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
203#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
204#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
205#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
206#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
207#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
208#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
209#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
210
211/* controller 2, Slot 2, tgtid 2, Base address 201000 */
212#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
213#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
214#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
215#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
216#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
217#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
218#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
219#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
220
221/* controller 3, Slot 1, tgtid 1, Base address 202000 */
222#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
223#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
224#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
225#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
226#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
227#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
228#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
229#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
230
231/* controller 4, Base address 203000 */
232#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
233#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
234#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
235#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
236#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
237#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
238
239#ifdef CONFIG_PCI
240#define CONFIG_PCI_INDIRECT_BRIDGE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800241
242#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800243#endif /* CONFIG_PCI */
244
245/* SATA */
246#ifdef CONFIG_FSL_SATA_V2
247#define CONFIG_LIBATA
248#define CONFIG_FSL_SATA
249
250#define CONFIG_SYS_SATA_MAX_DEVICE 2
251#define CONFIG_SATA1
252#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
253#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
254#define CONFIG_SATA2
255#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
256#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
257
258#define CONFIG_LBA48
259#define CONFIG_CMD_SATA
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800260#endif
261
262#ifdef CONFIG_FMAN_ENET
263#define CONFIG_MII /* MII PHY management */
264#define CONFIG_ETHPRIME "FM1@DTSEC1"
265#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
266#endif
267
268/*
269 * Environment
270 */
271#define CONFIG_LOADS_ECHO /* echo on for serial download */
272#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
273
274/*
275 * Command line configuration.
276 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800277#define CONFIG_CMD_ERRATA
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800278#define CONFIG_CMD_IRQ
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800279
280#ifdef CONFIG_PCI
281#define CONFIG_CMD_PCI
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800282#endif
283
284/*
285 * Miscellaneous configurable options
286 */
287#define CONFIG_SYS_LONGHELP /* undef to save memory */
288#define CONFIG_CMDLINE_EDITING /* Command-line editing */
289#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
290#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
291#ifdef CONFIG_CMD_KGDB
292#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
293#else
294#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
295#endif
296#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
297#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
298#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
299
300/*
301 * For booting Linux, the board info and command line data
302 * have to be in the first 64 MB of memory, since this is
303 * the maximum mapped by the Linux kernel during initialization.
304 */
305#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
306#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
307
308#ifdef CONFIG_CMD_KGDB
309#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
310#endif
311
312/*
313 * Environment Configuration
314 */
315#define CONFIG_ROOTPATH "/opt/nfsroot"
316#define CONFIG_BOOTFILE "uImage"
317#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
318
319/* default location for tftp and bootm */
320#define CONFIG_LOADADDR 1000000
321
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800322#define CONFIG_BAUDRATE 115200
323
324#define CONFIG_HVBOOT \
325 "setenv bootargs config-addr=0x60000000; " \
326 "bootm 0x01000000 - 0x00f00000"
327
328#ifdef CONFIG_SYS_NO_FLASH
329#ifndef CONFIG_RAMBOOT_PBL
330#define CONFIG_ENV_IS_NOWHERE
331#endif
332#else
333#define CONFIG_FLASH_CFI_DRIVER
334#define CONFIG_SYS_FLASH_CFI
335#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
336#endif
337
338#if defined(CONFIG_SPIFLASH)
339#define CONFIG_SYS_EXTRA_ENV_RELOC
340#define CONFIG_ENV_IS_IN_SPI_FLASH
341#define CONFIG_ENV_SPI_BUS 0
342#define CONFIG_ENV_SPI_CS 0
343#define CONFIG_ENV_SPI_MAX_HZ 10000000
344#define CONFIG_ENV_SPI_MODE 0
345#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
346#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
347#define CONFIG_ENV_SECT_SIZE 0x10000
348#elif defined(CONFIG_SDCARD)
349#define CONFIG_SYS_EXTRA_ENV_RELOC
350#define CONFIG_ENV_IS_IN_MMC
351#define CONFIG_SYS_MMC_ENV_DEV 0
352#define CONFIG_ENV_SIZE 0x2000
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800353#define CONFIG_ENV_OFFSET (512 * 0x800)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800354#elif defined(CONFIG_NAND)
355#define CONFIG_SYS_EXTRA_ENV_RELOC
356#define CONFIG_ENV_IS_IN_NAND
357#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
358#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
359#elif defined(CONFIG_ENV_IS_NOWHERE)
360#define CONFIG_ENV_SIZE 0x2000
361#else
362#define CONFIG_ENV_IS_IN_FLASH
363#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
364#define CONFIG_ENV_SIZE 0x2000
365#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
366#endif
367
368#define CONFIG_SYS_CLK_FREQ 66666666
369#define CONFIG_DDR_CLK_FREQ 133333333
370
371#ifndef __ASSEMBLY__
372unsigned long get_board_sys_clk(void);
373unsigned long get_board_ddr_clk(void);
374#endif
375
376/*
377 * DDR Setup
378 */
379#define CONFIG_SYS_SPD_BUS_NUM 0
380#define SPD_EEPROM_ADDRESS1 0x52
381#define SPD_EEPROM_ADDRESS2 0x54
382#define SPD_EEPROM_ADDRESS3 0x56
383#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
384#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
385
386/*
387 * IFC Definitions
388 */
389#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
390#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
391 + 0x8000000) | \
392 CSPR_PORT_SIZE_16 | \
393 CSPR_MSEL_NOR | \
394 CSPR_V)
395#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
396#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
397 CSPR_PORT_SIZE_16 | \
398 CSPR_MSEL_NOR | \
399 CSPR_V)
400#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
401/* NOR Flash Timing Params */
402#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
403
404#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
405 FTIM0_NOR_TEADC(0x5) | \
406 FTIM0_NOR_TEAHC(0x5))
407#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
408 FTIM1_NOR_TRAD_NOR(0x1A) |\
409 FTIM1_NOR_TSEQRAD_NOR(0x13))
410#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
411 FTIM2_NOR_TCH(0x4) | \
412 FTIM2_NOR_TWPH(0x0E) | \
413 FTIM2_NOR_TWP(0x1c))
414#define CONFIG_SYS_NOR_FTIM3 0x0
415
416#define CONFIG_SYS_FLASH_QUIET_TEST
417#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
418
419#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
420#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
421#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
422#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
423
424#define CONFIG_SYS_FLASH_EMPTY_INFO
425#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
426 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
427
428/* NAND Flash on IFC */
429#define CONFIG_NAND_FSL_IFC
430#define CONFIG_SYS_NAND_MAX_ECCPOS 256
431#define CONFIG_SYS_NAND_MAX_OOBFREE 2
432#define CONFIG_SYS_NAND_BASE 0xff800000
433#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
434
435#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
436#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
437 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
438 | CSPR_MSEL_NAND /* MSEL = NAND */ \
439 | CSPR_V)
440#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
441
442#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
443 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
444 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
445 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
446 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
447 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
448 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
449
450#define CONFIG_SYS_NAND_ONFI_DETECTION
451
452/* ONFI NAND Flash mode0 Timing Params */
453#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
454 FTIM0_NAND_TWP(0x18) | \
455 FTIM0_NAND_TWCHT(0x07) | \
456 FTIM0_NAND_TWH(0x0a))
457#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
458 FTIM1_NAND_TWBE(0x39) | \
459 FTIM1_NAND_TRR(0x0e) | \
460 FTIM1_NAND_TRP(0x18))
461#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
462 FTIM2_NAND_TREH(0x0a) | \
463 FTIM2_NAND_TWHRE(0x1e))
464#define CONFIG_SYS_NAND_FTIM3 0x0
465
466#define CONFIG_SYS_NAND_DDR_LAW 11
467#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
468#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800469#define CONFIG_CMD_NAND
470
471#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
472
473#if defined(CONFIG_NAND)
474#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
475#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
476#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
477#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
478#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
479#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
480#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
481#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
482#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
483#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
484#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
485#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
486#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
487#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
488#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
489#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
490#else
491#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
492#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
493#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
494#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
495#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
496#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
497#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
498#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
499#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
500#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
501#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
502#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
503#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
504#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
505#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
506#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
507#endif
508#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
509#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
510#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
511#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
512#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
513#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
514#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
515#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
516
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800517/* CPLD on IFC */
518#define CONFIG_SYS_CPLD_BASE 0xffdf0000
519#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
520#define CONFIG_SYS_CSPR3_EXT (0xf)
521#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
522 | CSPR_PORT_SIZE_8 \
523 | CSPR_MSEL_GPCM \
524 | CSPR_V)
525
526#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
527#define CONFIG_SYS_CSOR3 0x0
528
529/* CPLD Timing parameters for IFC CS3 */
530#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
531 FTIM0_GPCM_TEADC(0x0e) | \
532 FTIM0_GPCM_TEAHC(0x0e))
533#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
534 FTIM1_GPCM_TRAD(0x1f))
535#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800536 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800537 FTIM2_GPCM_TWP(0x1f))
538#define CONFIG_SYS_CS3_FTIM3 0x0
539
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800540#if defined(CONFIG_RAMBOOT_PBL)
541#define CONFIG_SYS_RAMBOOT
542#endif
543
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800544/* I2C */
545#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
546#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
547#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
548#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
549
550#define I2C_MUX_CH_DEFAULT 0x8
551#define I2C_MUX_CH_VOL_MONITOR 0xa
552#define I2C_MUX_CH_VSC3316_FS 0xc
553#define I2C_MUX_CH_VSC3316_BS 0xd
554
555/* Voltage monitor on channel 2*/
556#define I2C_VOL_MONITOR_ADDR 0x40
557#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
558#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
559#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
560
Ying Zhangff779052016-01-22 12:15:13 +0800561#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
562#ifndef CONFIG_SPL_BUILD
563#define CONFIG_VID
564#endif
565#define CONFIG_VOL_MONITOR_IR36021_SET
566#define CONFIG_VOL_MONITOR_IR36021_READ
567/* The lowest and highest voltage allowed for T4240RDB */
568#define VDD_MV_MIN 819
569#define VDD_MV_MAX 1212
570
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800571/*
572 * eSPI - Enhanced SPI
573 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800574#define CONFIG_SF_DEFAULT_SPEED 10000000
575#define CONFIG_SF_DEFAULT_MODE 0
576
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800577/* Qman/Bman */
578#ifndef CONFIG_NOBQFMAN
579#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
580#define CONFIG_SYS_BMAN_NUM_PORTALS 50
581#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
582#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
583#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500584#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
585#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
586#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
587#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
588#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
589 CONFIG_SYS_BMAN_CENA_SIZE)
590#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
591#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800592#define CONFIG_SYS_QMAN_NUM_PORTALS 50
593#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
594#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
595#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500596#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
597#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
598#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
599#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
600#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
601 CONFIG_SYS_QMAN_CENA_SIZE)
602#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
603#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800604
605#define CONFIG_SYS_DPAA_FMAN
606#define CONFIG_SYS_DPAA_PME
607#define CONFIG_SYS_PMAN
608#define CONFIG_SYS_DPAA_DCE
609#define CONFIG_SYS_DPAA_RMAN
610#define CONFIG_SYS_INTERLAKEN
611
612/* Default address of microcode for the Linux Fman driver */
613#if defined(CONFIG_SPIFLASH)
614/*
615 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
616 * env, so we got 0x110000.
617 */
618#define CONFIG_SYS_QE_FW_IN_SPIFLASH
619#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
620#elif defined(CONFIG_SDCARD)
621/*
622 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800623 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
624 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800625 */
626#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800627#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800628#elif defined(CONFIG_NAND)
629#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
630#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
631#else
632#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
633#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
634#endif
635#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
636#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
637#endif /* CONFIG_NOBQFMAN */
638
639#ifdef CONFIG_SYS_DPAA_FMAN
640#define CONFIG_FMAN_ENET
641#define CONFIG_PHYLIB_10G
642#define CONFIG_PHY_VITESSE
643#define CONFIG_PHY_CORTINA
Chunhe Lanc80a0db2015-03-24 15:10:41 +0800644#define CONFIG_SYS_CORTINA_FW_IN_NOR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800645#define CONFIG_CORTINA_FW_ADDR 0xefe00000
646#define CONFIG_CORTINA_FW_LENGTH 0x40000
647#define CONFIG_PHY_TERANETICS
648#define SGMII_PHY_ADDR1 0x0
649#define SGMII_PHY_ADDR2 0x1
650#define SGMII_PHY_ADDR3 0x2
651#define SGMII_PHY_ADDR4 0x3
652#define SGMII_PHY_ADDR5 0x4
653#define SGMII_PHY_ADDR6 0x5
654#define SGMII_PHY_ADDR7 0x6
655#define SGMII_PHY_ADDR8 0x7
656#define FM1_10GEC1_PHY_ADDR 0x10
657#define FM1_10GEC2_PHY_ADDR 0x11
658#define FM2_10GEC1_PHY_ADDR 0x12
659#define FM2_10GEC2_PHY_ADDR 0x13
660#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
661#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
662#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
663#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
664#endif
665
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800666/* SATA */
667#ifdef CONFIG_FSL_SATA_V2
668#define CONFIG_LIBATA
669#define CONFIG_FSL_SATA
670
671#define CONFIG_SYS_SATA_MAX_DEVICE 2
672#define CONFIG_SATA1
673#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
674#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
675#define CONFIG_SATA2
676#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
677#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
678
679#define CONFIG_LBA48
680#define CONFIG_CMD_SATA
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800681#endif
682
683#ifdef CONFIG_FMAN_ENET
684#define CONFIG_MII /* MII PHY management */
685#define CONFIG_ETHPRIME "FM1@DTSEC1"
686#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
687#endif
688
689/*
690* USB
691*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800692#define CONFIG_USB_EHCI
693#define CONFIG_USB_EHCI_FSL
694#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800695#define CONFIG_HAS_FSL_DR_USB
696
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800697#ifdef CONFIG_MMC
698#define CONFIG_FSL_ESDHC
699#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
700#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Xiaobo Xiede25faf2014-11-18 09:12:24 +0800701#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800702#endif
703
Ruchika Gupta12af67f2014-10-15 11:35:31 +0530704/* Hash command with SHA acceleration supported in hardware */
705#ifdef CONFIG_FSL_CAAM
706#define CONFIG_CMD_HASH
707#define CONFIG_SHA_HW_ACCEL
708#endif
709
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800710
711#define __USB_PHY_TYPE utmi
712
713/*
714 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
715 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
716 * interleaving. It can be cacheline, page, bank, superbank.
717 * See doc/README.fsl-ddr for details.
718 */
York Sun0fad3262016-11-21 13:35:41 -0800719#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800720#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800721#else
722#define CTRL_INTLV_PREFERED cacheline
723#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800724
725#define CONFIG_EXTRA_ENV_SETTINGS \
726 "hwconfig=fsl_ddr:" \
727 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
728 "bank_intlv=auto;" \
729 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
730 "netdev=eth0\0" \
731 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
732 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
733 "tftpflash=tftpboot $loadaddr $uboot && " \
734 "protect off $ubootaddr +$filesize && " \
735 "erase $ubootaddr +$filesize && " \
736 "cp.b $loadaddr $ubootaddr $filesize && " \
737 "protect on $ubootaddr +$filesize && " \
738 "cmp.b $loadaddr $ubootaddr $filesize\0" \
739 "consoledev=ttyS0\0" \
740 "ramdiskaddr=2000000\0" \
741 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500742 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800743 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
744 "bdev=sda3\0"
745
746#define CONFIG_HVBOOT \
747 "setenv bootargs config-addr=0x60000000; " \
748 "bootm 0x01000000 - 0x00f00000"
749
750#define CONFIG_LINUX \
751 "setenv bootargs root=/dev/ram rw " \
752 "console=$consoledev,$baudrate $othbootargs;" \
753 "setenv ramdiskaddr 0x02000000;" \
754 "setenv fdtaddr 0x00c00000;" \
755 "setenv loadaddr 0x1000000;" \
756 "bootm $loadaddr $ramdiskaddr $fdtaddr"
757
758#define CONFIG_HDBOOT \
759 "setenv bootargs root=/dev/$bdev rw " \
760 "console=$consoledev,$baudrate $othbootargs;" \
761 "tftp $loadaddr $bootfile;" \
762 "tftp $fdtaddr $fdtfile;" \
763 "bootm $loadaddr - $fdtaddr"
764
765#define CONFIG_NFSBOOTCOMMAND \
766 "setenv bootargs root=/dev/nfs rw " \
767 "nfsroot=$serverip:$rootpath " \
768 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
769 "console=$consoledev,$baudrate $othbootargs;" \
770 "tftp $loadaddr $bootfile;" \
771 "tftp $fdtaddr $fdtfile;" \
772 "bootm $loadaddr - $fdtaddr"
773
774#define CONFIG_RAMBOOTCOMMAND \
775 "setenv bootargs root=/dev/ram rw " \
776 "console=$consoledev,$baudrate $othbootargs;" \
777 "tftp $ramdiskaddr $ramdiskfile;" \
778 "tftp $loadaddr $bootfile;" \
779 "tftp $fdtaddr $fdtfile;" \
780 "bootm $loadaddr $ramdiskaddr $fdtaddr"
781
782#define CONFIG_BOOTCOMMAND CONFIG_LINUX
783
784#include <asm/fsl_secure_boot.h>
785
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800786#endif /* __CONFIG_H */