blob: f33db021f1e6a1bfde916f11a428a66351d8a04c [file] [log] [blame]
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +08001/*
2 * Copyright 2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
Dipen Dudhat9eae0832011-03-22 09:27:39 +053024#include <asm/fsl_ifc.h>
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080025#include <asm/io.h>
26
27void cpu_init_f(void)
28{
Dipen Dudhat9eae0832011-03-22 09:27:39 +053029#ifdef CONFIG_FSL_LBC
Becky Bruce0d4cee12010-06-17 11:37:20 -050030 fsl_lbc_t *lbc = LBC_BASE_ADDR;
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080031
32 /*
33 * LCRR - Clock Ratio Register - set up local bus timing
34 * when needed
35 */
36 out_be32(&lbc->lcrr, LCRR_DBYP | LCRR_CLKDIV_8);
37
Matthew McClintock48aab142011-04-05 14:39:33 -050038#if defined(CONFIG_SYS_NAND_BR_PRELIM) && defined(CONFIG_SYS_NAND_OR_PRELIM)
39 set_lbc_br(0, CONFIG_SYS_NAND_BR_PRELIM);
40 set_lbc_or(0, CONFIG_SYS_NAND_OR_PRELIM);
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080041#else
Matthew McClintock48aab142011-04-05 14:39:33 -050042#error CONFIG_SYS_NAND_BR_PRELIM, CONFIG_SYS_NAND_OR_PRELIM must be defined
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080043#endif
Dipen Dudhat9eae0832011-03-22 09:27:39 +053044#endif
45#ifdef CONFIG_FSL_IFC
Poonam Aggrwal46b86ca2011-07-07 20:36:47 +053046#ifndef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
Dipen Dudhat9eae0832011-03-22 09:27:39 +053047#if defined(CONFIG_SYS_CSPR0) && defined(CONFIG_SYS_CSOR0)
48 set_ifc_cspr(IFC_CS0, CONFIG_SYS_CSPR0);
49 set_ifc_amask(IFC_CS0, CONFIG_SYS_AMASK0);
50 set_ifc_csor(IFC_CS0, CONFIG_SYS_CSOR0);
51#endif
52#endif
Poonam Aggrwal46b86ca2011-07-07 20:36:47 +053053#endif
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080054
55#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
56 ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080057
58 out_be32(&l2cache->l2srbar0, CONFIG_SYS_INIT_L2_ADDR);
59
60 /* set MBECCDIS=1, SBECCDIS=1 */
61 out_be32(&l2cache->l2errdis,
62 (MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC));
63
64 /* set L2E=1 & L2SRAM=001 */
65 out_be32(&l2cache->l2ctl,
66 (MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE));
Mingkai Hu5fbc7cf2009-09-22 14:53:21 +080067#endif
68}