blob: 35257366747fc094b09b1330d830b79c2d58d233 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Macpaul Lin199c6252010-12-21 16:59:46 +08002/*
3 * Faraday FTGMAC100 Ethernet
4 *
5 * (C) Copyright 2009 Faraday Technology
6 * Po-Yu Chuang <ratbert@faraday-tech.com>
7 *
8 * (C) Copyright 2010 Andes Technology
9 * Macpaul Lin <macpaul@andestech.com>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010010 *
11 * Copyright (C) 2018, IBM Corporation.
Macpaul Lin199c6252010-12-21 16:59:46 +080012 */
13
Cédric Le Goater6afa3f12018-10-29 07:06:36 +010014#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070015#include <cpu_func.h>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010016#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070017#include <malloc.h>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010018#include <miiphy.h>
Macpaul Lin199c6252010-12-21 16:59:46 +080019#include <net.h>
Cédric Le Goater9bcb6652018-10-29 07:06:35 +010020#include <wait_bit.h>
Simon Glass274e0b02020-05-10 11:39:56 -060021#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070022#include <dm/device_compat.h>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010023#include <linux/io.h>
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010024#include <linux/iopoll.h>
Macpaul Lin199c6252010-12-21 16:59:46 +080025
26#include "ftgmac100.h"
27
Cédric Le Goater3174dfb2018-10-29 07:06:34 +010028/* Min frame ethernet frame size without FCS */
29#define ETH_ZLEN 60
Macpaul Lin199c6252010-12-21 16:59:46 +080030
Cédric Le Goater3174dfb2018-10-29 07:06:34 +010031/* Receive Buffer Size Register - HW default is 0x640 */
32#define FTGMAC100_RBSR_DEFAULT 0x640
Macpaul Lin199c6252010-12-21 16:59:46 +080033
34/* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
35#define PKTBUFSTX 4 /* must be power of 2 */
36
Cédric Le Goater9bcb6652018-10-29 07:06:35 +010037/* Timeout for transmit */
38#define FTGMAC100_TX_TIMEOUT_MS 1000
39
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010040/* Timeout for a mdio read/write operation */
41#define FTGMAC100_MDIO_TIMEOUT_USEC 10000
42
43/*
44 * MDC clock cycle threshold
45 *
46 * 20us * 100 = 2ms > (1 / 2.5Mhz) * 0x34
47 */
48#define MDC_CYCTHR 0x34
49
Cédric Le Goater35efcbb2018-10-29 07:06:38 +010050/*
51 * ftgmac100 model variants
52 */
53enum ftgmac100_model {
54 FTGMAC100_MODEL_FARADAY,
55 FTGMAC100_MODEL_ASPEED,
56};
57
Cédric Le Goater38b33e92018-10-29 07:06:31 +010058/**
59 * struct ftgmac100_data - private data for the FTGMAC100 driver
60 *
61 * @iobase: The base address of the hardware registers
62 * @txdes: The array of transmit descriptors
63 * @rxdes: The array of receive descriptors
64 * @tx_index: Transmit descriptor index in @txdes
65 * @rx_index: Receive descriptor index in @rxdes
66 * @phy_addr: The PHY interface address to use
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010067 * @phydev: The PHY device backing the MAC
68 * @bus: The mdio bus
69 * @phy_mode: The mode of the PHY interface (rgmii, rmii, ...)
70 * @max_speed: Maximum speed of Ethernet connection supported by MAC
Cédric Le Goater6afa3f12018-10-29 07:06:36 +010071 * @clks: The bulk of clocks assigned to the device in the DT
Cédric Le Goater35efcbb2018-10-29 07:06:38 +010072 * @rxdes0_edorr_mask: The bit number identifying the end of the RX ring buffer
73 * @txdes0_edotr_mask: The bit number identifying the end of the TX ring buffer
Cédric Le Goater38b33e92018-10-29 07:06:31 +010074 */
Macpaul Lin199c6252010-12-21 16:59:46 +080075struct ftgmac100_data {
Cédric Le Goater38b33e92018-10-29 07:06:31 +010076 struct ftgmac100 *iobase;
77
Cédric Le Goater0404e9f2019-11-28 13:37:04 +010078 struct ftgmac100_txdes txdes[PKTBUFSTX] __aligned(ARCH_DMA_MINALIGN);
79 struct ftgmac100_rxdes rxdes[PKTBUFSRX] __aligned(ARCH_DMA_MINALIGN);
Macpaul Lin199c6252010-12-21 16:59:46 +080080 int tx_index;
81 int rx_index;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010082
83 u32 phy_addr;
84 struct phy_device *phydev;
85 struct mii_dev *bus;
86 u32 phy_mode;
87 u32 max_speed;
Cédric Le Goater6afa3f12018-10-29 07:06:36 +010088
89 struct clk_bulk clks;
Cédric Le Goater35efcbb2018-10-29 07:06:38 +010090
91 /* End of RX/TX ring buffer bits. Depend on model */
92 u32 rxdes0_edorr_mask;
93 u32 txdes0_edotr_mask;
Macpaul Lin199c6252010-12-21 16:59:46 +080094};
95
96/*
97 * struct mii_bus functions
98 */
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010099static int ftgmac100_mdio_read(struct mii_dev *bus, int phy_addr, int dev_addr,
100 int reg_addr)
Macpaul Lin199c6252010-12-21 16:59:46 +0800101{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100102 struct ftgmac100_data *priv = bus->priv;
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100103 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800104 int phycr;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100105 int data;
106 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800107
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100108 phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
109 FTGMAC100_PHYCR_PHYAD(phy_addr) |
110 FTGMAC100_PHYCR_REGAD(reg_addr) |
111 FTGMAC100_PHYCR_MIIRD;
Macpaul Lin199c6252010-12-21 16:59:46 +0800112 writel(phycr, &ftgmac100->phycr);
113
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100114 ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
115 !(phycr & FTGMAC100_PHYCR_MIIRD),
116 FTGMAC100_MDIO_TIMEOUT_USEC);
117 if (ret) {
118 pr_err("%s: mdio read failed (phy:%d reg:%x)\n",
119 priv->phydev->dev->name, phy_addr, reg_addr);
120 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800121 }
122
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100123 data = readl(&ftgmac100->phydata);
124
125 return FTGMAC100_PHYDATA_MIIRDATA(data);
Macpaul Lin199c6252010-12-21 16:59:46 +0800126}
127
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100128static int ftgmac100_mdio_write(struct mii_dev *bus, int phy_addr, int dev_addr,
129 int reg_addr, u16 value)
Macpaul Lin199c6252010-12-21 16:59:46 +0800130{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100131 struct ftgmac100_data *priv = bus->priv;
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100132 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800133 int phycr;
134 int data;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100135 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800136
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100137 phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
138 FTGMAC100_PHYCR_PHYAD(phy_addr) |
139 FTGMAC100_PHYCR_REGAD(reg_addr) |
140 FTGMAC100_PHYCR_MIIWR;
Macpaul Lin199c6252010-12-21 16:59:46 +0800141 data = FTGMAC100_PHYDATA_MIIWDATA(value);
142
143 writel(data, &ftgmac100->phydata);
144 writel(phycr, &ftgmac100->phycr);
145
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100146 ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
147 !(phycr & FTGMAC100_PHYCR_MIIWR),
148 FTGMAC100_MDIO_TIMEOUT_USEC);
149 if (ret) {
150 pr_err("%s: mdio write failed (phy:%d reg:%x)\n",
151 priv->phydev->dev->name, phy_addr, reg_addr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800152 }
153
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100154 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800155}
156
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100157static int ftgmac100_mdio_init(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800158{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100159 struct ftgmac100_data *priv = dev_get_priv(dev);
160 struct mii_dev *bus;
161 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800162
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100163 bus = mdio_alloc();
164 if (!bus)
165 return -ENOMEM;
Macpaul Lin199c6252010-12-21 16:59:46 +0800166
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100167 bus->read = ftgmac100_mdio_read;
168 bus->write = ftgmac100_mdio_write;
169 bus->priv = priv;
Macpaul Lin199c6252010-12-21 16:59:46 +0800170
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100171 ret = mdio_register_seq(bus, dev->seq);
172 if (ret) {
173 free(bus);
174 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800175 }
Macpaul Lin199c6252010-12-21 16:59:46 +0800176
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100177 priv->bus = bus;
Macpaul Lin199c6252010-12-21 16:59:46 +0800178
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100179 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800180}
181
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100182static int ftgmac100_phy_adjust_link(struct ftgmac100_data *priv)
Macpaul Lin199c6252010-12-21 16:59:46 +0800183{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100184 struct ftgmac100 *ftgmac100 = priv->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100185 struct phy_device *phydev = priv->phydev;
186 u32 maccr;
Macpaul Lin199c6252010-12-21 16:59:46 +0800187
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100188 if (!phydev->link) {
189 dev_err(phydev->dev, "No link\n");
190 return -EREMOTEIO;
191 }
Macpaul Lin199c6252010-12-21 16:59:46 +0800192
193 /* read MAC control register and clear related bits */
194 maccr = readl(&ftgmac100->maccr) &
195 ~(FTGMAC100_MACCR_GIGA_MODE |
196 FTGMAC100_MACCR_FAST_MODE |
197 FTGMAC100_MACCR_FULLDUP);
198
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100199 if (phy_interface_is_rgmii(phydev) && phydev->speed == 1000)
Macpaul Lin199c6252010-12-21 16:59:46 +0800200 maccr |= FTGMAC100_MACCR_GIGA_MODE;
Macpaul Lin199c6252010-12-21 16:59:46 +0800201
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100202 if (phydev->speed == 100)
Macpaul Lin199c6252010-12-21 16:59:46 +0800203 maccr |= FTGMAC100_MACCR_FAST_MODE;
Macpaul Lin199c6252010-12-21 16:59:46 +0800204
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100205 if (phydev->duplex)
206 maccr |= FTGMAC100_MACCR_FULLDUP;
Macpaul Lin199c6252010-12-21 16:59:46 +0800207
208 /* update MII config into maccr */
209 writel(maccr, &ftgmac100->maccr);
210
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100211 return 0;
212}
213
214static int ftgmac100_phy_init(struct udevice *dev)
215{
216 struct ftgmac100_data *priv = dev_get_priv(dev);
217 struct phy_device *phydev;
218 int ret;
219
220 phydev = phy_connect(priv->bus, priv->phy_addr, dev, priv->phy_mode);
221 if (!phydev)
222 return -ENODEV;
223
224 phydev->supported &= PHY_GBIT_FEATURES;
225 if (priv->max_speed) {
226 ret = phy_set_supported(phydev, priv->max_speed);
227 if (ret)
228 return ret;
229 }
230 phydev->advertising = phydev->supported;
231 priv->phydev = phydev;
232 phy_config(phydev);
233
234 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800235}
236
237/*
238 * Reset MAC
239 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100240static void ftgmac100_reset(struct ftgmac100_data *priv)
Macpaul Lin199c6252010-12-21 16:59:46 +0800241{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100242 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800243
244 debug("%s()\n", __func__);
245
Cédric Le Goatercef951c2018-10-29 07:06:32 +0100246 setbits_le32(&ftgmac100->maccr, FTGMAC100_MACCR_SW_RST);
Macpaul Lin199c6252010-12-21 16:59:46 +0800247
248 while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
249 ;
250}
251
252/*
253 * Set MAC address
254 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100255static int ftgmac100_set_mac(struct ftgmac100_data *priv,
256 const unsigned char *mac)
Macpaul Lin199c6252010-12-21 16:59:46 +0800257{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100258 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800259 unsigned int maddr = mac[0] << 8 | mac[1];
260 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
261
262 debug("%s(%x %x)\n", __func__, maddr, laddr);
263
264 writel(maddr, &ftgmac100->mac_madr);
265 writel(laddr, &ftgmac100->mac_ladr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800266
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100267 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800268}
269
270/*
271 * disable transmitter, receiver
272 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100273static void ftgmac100_stop(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800274{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100275 struct ftgmac100_data *priv = dev_get_priv(dev);
276 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800277
278 debug("%s()\n", __func__);
279
280 writel(0, &ftgmac100->maccr);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100281
282 phy_shutdown(priv->phydev);
Macpaul Lin199c6252010-12-21 16:59:46 +0800283}
284
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100285static int ftgmac100_start(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800286{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100287 struct eth_pdata *plat = dev_get_platdata(dev);
288 struct ftgmac100_data *priv = dev_get_priv(dev);
289 struct ftgmac100 *ftgmac100 = priv->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100290 struct phy_device *phydev = priv->phydev;
Macpaul Lin199c6252010-12-21 16:59:46 +0800291 unsigned int maccr;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100292 ulong start, end;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100293 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800294 int i;
295
296 debug("%s()\n", __func__);
297
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100298 ftgmac100_reset(priv);
299
Macpaul Lin199c6252010-12-21 16:59:46 +0800300 /* set the ethernet address */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100301 ftgmac100_set_mac(priv, plat->enetaddr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800302
303 /* disable all interrupts */
304 writel(0, &ftgmac100->ier);
305
306 /* initialize descriptors */
307 priv->tx_index = 0;
308 priv->rx_index = 0;
309
Macpaul Lin199c6252010-12-21 16:59:46 +0800310 for (i = 0; i < PKTBUFSTX; i++) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100311 priv->txdes[i].txdes3 = 0;
312 priv->txdes[i].txdes0 = 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800313 }
Cédric Le Goater35efcbb2018-10-29 07:06:38 +0100314 priv->txdes[PKTBUFSTX - 1].txdes0 = priv->txdes0_edotr_mask;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100315
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100316 start = ((ulong)&priv->txdes[0]) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100317 end = start + roundup(sizeof(priv->txdes), ARCH_DMA_MINALIGN);
318 flush_dcache_range(start, end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800319
320 for (i = 0; i < PKTBUFSRX; i++) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100321 priv->rxdes[i].rxdes3 = (unsigned int)net_rx_packets[i];
322 priv->rxdes[i].rxdes0 = 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800323 }
Cédric Le Goater35efcbb2018-10-29 07:06:38 +0100324 priv->rxdes[PKTBUFSRX - 1].rxdes0 = priv->rxdes0_edorr_mask;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100325
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100326 start = ((ulong)&priv->rxdes[0]) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100327 end = start + roundup(sizeof(priv->rxdes), ARCH_DMA_MINALIGN);
328 flush_dcache_range(start, end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800329
330 /* transmit ring */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100331 writel((u32)priv->txdes, &ftgmac100->txr_badr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800332
333 /* receive ring */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100334 writel((u32)priv->rxdes, &ftgmac100->rxr_badr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800335
336 /* poll receive descriptor automatically */
337 writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
338
339 /* config receive buffer size register */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100340 writel(FTGMAC100_RBSR_SIZE(FTGMAC100_RBSR_DEFAULT), &ftgmac100->rbsr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800341
342 /* enable transmitter, receiver */
343 maccr = FTGMAC100_MACCR_TXMAC_EN |
344 FTGMAC100_MACCR_RXMAC_EN |
345 FTGMAC100_MACCR_TXDMA_EN |
346 FTGMAC100_MACCR_RXDMA_EN |
347 FTGMAC100_MACCR_CRC_APD |
348 FTGMAC100_MACCR_FULLDUP |
349 FTGMAC100_MACCR_RX_RUNT |
350 FTGMAC100_MACCR_RX_BROADPKT;
351
352 writel(maccr, &ftgmac100->maccr);
353
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100354 ret = phy_startup(phydev);
355 if (ret) {
356 dev_err(phydev->dev, "Could not start PHY\n");
357 return ret;
358 }
359
360 ret = ftgmac100_phy_adjust_link(priv);
361 if (ret) {
362 dev_err(phydev->dev, "Could not adjust link\n");
363 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800364 }
365
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100366 printf("%s: link up, %d Mbps %s-duplex mac:%pM\n", phydev->dev->name,
367 phydev->speed, phydev->duplex ? "full" : "half", plat->enetaddr);
368
Macpaul Lin199c6252010-12-21 16:59:46 +0800369 return 0;
370}
371
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100372static int ftgmac100_free_pkt(struct udevice *dev, uchar *packet, int length)
373{
374 struct ftgmac100_data *priv = dev_get_priv(dev);
375 struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100376 ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100377 ulong des_end = des_start +
378 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100379
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100380 /* Release buffer to DMA and flush descriptor */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100381 curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100382 flush_dcache_range(des_start, des_end);
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100383
384 /* Move to next descriptor */
385 priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
386
387 return 0;
388}
389
Macpaul Lin199c6252010-12-21 16:59:46 +0800390/*
391 * Get a data block via Ethernet
392 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100393static int ftgmac100_recv(struct udevice *dev, int flags, uchar **packetp)
Macpaul Lin199c6252010-12-21 16:59:46 +0800394{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100395 struct ftgmac100_data *priv = dev_get_priv(dev);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100396 struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
Macpaul Lin199c6252010-12-21 16:59:46 +0800397 unsigned short rxlen;
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100398 ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100399 ulong des_end = des_start +
400 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
401 ulong data_start = curr_des->rxdes3;
402 ulong data_end;
Macpaul Lin199c6252010-12-21 16:59:46 +0800403
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100404 invalidate_dcache_range(des_start, des_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800405
406 if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100407 return -EAGAIN;
Macpaul Lin199c6252010-12-21 16:59:46 +0800408
409 if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
410 FTGMAC100_RXDES0_CRC_ERR |
411 FTGMAC100_RXDES0_FTL |
412 FTGMAC100_RXDES0_RUNT |
413 FTGMAC100_RXDES0_RX_ODD_NB)) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100414 return -EAGAIN;
Macpaul Lin199c6252010-12-21 16:59:46 +0800415 }
416
417 rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
418
419 debug("%s(): RX buffer %d, %x received\n",
420 __func__, priv->rx_index, rxlen);
421
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100422 /* Invalidate received data */
423 data_end = data_start + roundup(rxlen, ARCH_DMA_MINALIGN);
424 invalidate_dcache_range(data_start, data_end);
425 *packetp = (uchar *)data_start;
Macpaul Lin199c6252010-12-21 16:59:46 +0800426
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100427 return rxlen;
Macpaul Lin199c6252010-12-21 16:59:46 +0800428}
429
Cédric Le Goater9bcb6652018-10-29 07:06:35 +0100430static u32 ftgmac100_read_txdesc(const void *desc)
431{
432 const struct ftgmac100_txdes *txdes = desc;
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100433 ulong des_start = ((ulong)txdes) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater9bcb6652018-10-29 07:06:35 +0100434 ulong des_end = des_start + roundup(sizeof(*txdes), ARCH_DMA_MINALIGN);
435
436 invalidate_dcache_range(des_start, des_end);
437
438 return txdes->txdes0;
439}
440
441BUILD_WAIT_FOR_BIT(ftgmac100_txdone, u32, ftgmac100_read_txdesc)
442
Macpaul Lin199c6252010-12-21 16:59:46 +0800443/*
444 * Send a data block via Ethernet
445 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100446static int ftgmac100_send(struct udevice *dev, void *packet, int length)
Macpaul Lin199c6252010-12-21 16:59:46 +0800447{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100448 struct ftgmac100_data *priv = dev_get_priv(dev);
449 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800450 struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
Cédric Le Goater0404e9f2019-11-28 13:37:04 +0100451 ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100452 ulong des_end = des_start +
453 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
454 ulong data_start;
455 ulong data_end;
Cédric Le Goater9bcb6652018-10-29 07:06:35 +0100456 int rc;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100457
458 invalidate_dcache_range(des_start, des_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800459
460 if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100461 dev_err(dev, "no TX descriptor available\n");
462 return -EPERM;
Macpaul Lin199c6252010-12-21 16:59:46 +0800463 }
464
465 debug("%s(%x, %x)\n", __func__, (int)packet, length);
466
467 length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
468
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100469 curr_des->txdes3 = (unsigned int)packet;
470
471 /* Flush data to be sent */
472 data_start = curr_des->txdes3;
473 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
474 flush_dcache_range(data_start, data_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800475
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100476 /* Only one segment on TXBUF */
Cédric Le Goater35efcbb2018-10-29 07:06:38 +0100477 curr_des->txdes0 &= priv->txdes0_edotr_mask;
Macpaul Lin199c6252010-12-21 16:59:46 +0800478 curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
479 FTGMAC100_TXDES0_LTS |
480 FTGMAC100_TXDES0_TXBUF_SIZE(length) |
481 FTGMAC100_TXDES0_TXDMA_OWN ;
482
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100483 /* Flush modified buffer descriptor */
484 flush_dcache_range(des_start, des_end);
485
486 /* Start transmit */
Macpaul Lin199c6252010-12-21 16:59:46 +0800487 writel(1, &ftgmac100->txpd);
488
Cédric Le Goater9bcb6652018-10-29 07:06:35 +0100489 rc = wait_for_bit_ftgmac100_txdone(curr_des,
490 FTGMAC100_TXDES0_TXDMA_OWN, false,
491 FTGMAC100_TX_TIMEOUT_MS, true);
492 if (rc)
493 return rc;
494
Macpaul Lin199c6252010-12-21 16:59:46 +0800495 debug("%s(): packet sent\n", __func__);
496
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100497 /* Move to next descriptor */
Macpaul Lin199c6252010-12-21 16:59:46 +0800498 priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
499
500 return 0;
501}
502
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100503static int ftgmac100_write_hwaddr(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800504{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100505 struct eth_pdata *pdata = dev_get_platdata(dev);
506 struct ftgmac100_data *priv = dev_get_priv(dev);
Macpaul Lin199c6252010-12-21 16:59:46 +0800507
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100508 return ftgmac100_set_mac(priv, pdata->enetaddr);
509}
Macpaul Lin199c6252010-12-21 16:59:46 +0800510
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100511static int ftgmac100_ofdata_to_platdata(struct udevice *dev)
512{
513 struct eth_pdata *pdata = dev_get_platdata(dev);
Cédric Le Goater6afa3f12018-10-29 07:06:36 +0100514 struct ftgmac100_data *priv = dev_get_priv(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100515 const char *phy_mode;
Macpaul Lin199c6252010-12-21 16:59:46 +0800516
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100517 pdata->iobase = devfdt_get_addr(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100518 pdata->phy_interface = -1;
519 phy_mode = dev_read_string(dev, "phy-mode");
520 if (phy_mode)
521 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
522 if (pdata->phy_interface == -1) {
523 dev_err(dev, "Invalid PHY interface '%s'\n", phy_mode);
524 return -EINVAL;
525 }
526
527 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
528
Cédric Le Goater35efcbb2018-10-29 07:06:38 +0100529 if (dev_get_driver_data(dev) == FTGMAC100_MODEL_ASPEED) {
530 priv->rxdes0_edorr_mask = BIT(30);
531 priv->txdes0_edotr_mask = BIT(30);
532 } else {
533 priv->rxdes0_edorr_mask = BIT(15);
534 priv->txdes0_edotr_mask = BIT(15);
535 }
536
Cédric Le Goater6afa3f12018-10-29 07:06:36 +0100537 return clk_get_bulk(dev, &priv->clks);
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100538}
Macpaul Lin199c6252010-12-21 16:59:46 +0800539
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100540static int ftgmac100_probe(struct udevice *dev)
541{
542 struct eth_pdata *pdata = dev_get_platdata(dev);
543 struct ftgmac100_data *priv = dev_get_priv(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100544 int ret;
Macpaul Linc56c5a32011-09-20 19:54:32 +0000545
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100546 priv->iobase = (struct ftgmac100 *)pdata->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100547 priv->phy_mode = pdata->phy_interface;
548 priv->max_speed = pdata->max_speed;
549 priv->phy_addr = 0;
550
Cédric Le Goater6afa3f12018-10-29 07:06:36 +0100551 ret = clk_enable_bulk(&priv->clks);
552 if (ret)
553 goto out;
554
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100555 ret = ftgmac100_mdio_init(dev);
556 if (ret) {
557 dev_err(dev, "Failed to initialize mdiobus: %d\n", ret);
558 goto out;
559 }
560
561 ret = ftgmac100_phy_init(dev);
562 if (ret) {
563 dev_err(dev, "Failed to initialize PHY: %d\n", ret);
564 goto out;
565 }
566
567out:
Cédric Le Goater6afa3f12018-10-29 07:06:36 +0100568 if (ret)
569 clk_release_bulk(&priv->clks);
570
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100571 return ret;
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100572}
Macpaul Lin199c6252010-12-21 16:59:46 +0800573
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100574static int ftgmac100_remove(struct udevice *dev)
575{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100576 struct ftgmac100_data *priv = dev_get_priv(dev);
577
578 free(priv->phydev);
579 mdio_unregister(priv->bus);
580 mdio_free(priv->bus);
Cédric Le Goater6afa3f12018-10-29 07:06:36 +0100581 clk_release_bulk(&priv->clks);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100582
Macpaul Lin199c6252010-12-21 16:59:46 +0800583 return 0;
584}
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100585
586static const struct eth_ops ftgmac100_ops = {
587 .start = ftgmac100_start,
588 .send = ftgmac100_send,
589 .recv = ftgmac100_recv,
590 .stop = ftgmac100_stop,
591 .free_pkt = ftgmac100_free_pkt,
592 .write_hwaddr = ftgmac100_write_hwaddr,
593};
594
595static const struct udevice_id ftgmac100_ids[] = {
Cédric Le Goater35efcbb2018-10-29 07:06:38 +0100596 { .compatible = "faraday,ftgmac100", .data = FTGMAC100_MODEL_FARADAY },
597 { .compatible = "aspeed,ast2500-mac", .data = FTGMAC100_MODEL_ASPEED },
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100598 { }
599};
600
601U_BOOT_DRIVER(ftgmac100) = {
602 .name = "ftgmac100",
603 .id = UCLASS_ETH,
604 .of_match = ftgmac100_ids,
605 .ofdata_to_platdata = ftgmac100_ofdata_to_platdata,
606 .probe = ftgmac100_probe,
607 .remove = ftgmac100_remove,
608 .ops = &ftgmac100_ops,
609 .priv_auto_alloc_size = sizeof(struct ftgmac100_data),
610 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
611 .flags = DM_FLAG_ALLOC_PRIV_DMA,
612};