blob: 5321e26a9cf02fe017c76cd9546f3bcea9b539e8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chunhe Lan2016d452013-06-14 16:21:48 +08002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
4 *
5 * Authors: Roy Zang <tie-fei.zang@freescale.com>
6 * Chunhe Lan <Chunhe.Lan@freescale.com>
Chunhe Lan2016d452013-06-14 16:21:48 +08007 */
8
9#include <common.h>
10#include <command.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassa7b51302019-11-14 12:57:46 -070012#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060013#include <net.h>
Chunhe Lan2016d452013-06-14 16:21:48 +080014#include <pci.h>
15#include <asm/io.h>
16#include <asm/cache.h>
17#include <asm/processor.h>
18#include <asm/mmu.h>
19#include <asm/immap_85xx.h>
20#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070021#include <fsl_ddr_sdram.h>
Chunhe Lan2016d452013-06-14 16:21:48 +080022#include <asm/fsl_portals.h>
Ahmed Mansouraa270b42017-12-15 16:01:00 -050023#include <fsl_qbman.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090024#include <linux/libfdt.h>
Chunhe Lan2016d452013-06-14 16:21:48 +080025#include <fdt_support.h>
26#include <netdev.h>
27#include <malloc.h>
28#include <fm_eth.h>
29#include <fsl_mdio.h>
30#include <miiphy.h>
31#include <phy.h>
Shaohui Xie513eaf22015-10-26 19:47:47 +080032#include <fsl_dtsec.h>
Chunhe Lan2016d452013-06-14 16:21:48 +080033
34DECLARE_GLOBAL_DATA_PTR;
35
36int board_early_init_f(void)
37{
38 fsl_lbc_t *lbc = LBC_BASE_ADDR;
39
40 /* Set ABSWP to implement conversion of addresses in the LBC */
41 setbits_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
42
43 return 0;
44}
45
46int checkboard(void)
47{
48 printf("Board: P1023 RDB\n");
49
50 return 0;
51}
52
53#ifdef CONFIG_PCI
54void pci_init_board(void)
55{
56 fsl_pcie_init_board(0);
57}
58#endif
59
60int board_early_init_r(void)
61{
62 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -070063 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Chunhe Lan2016d452013-06-14 16:21:48 +080064
65 /*
66 * Remap Boot flash + PROMJET region to caching-inhibited
67 * so that flash can be erased properly.
68 */
69
70 /* Flush d-cache and invalidate i-cache of any FLASH data */
71 flush_dcache();
72 invalidate_icache();
73
York Sun220c3462014-06-24 21:16:20 -070074 if (flash_esel == -1) {
75 /* very unlikely unless something is messed up */
76 puts("Error: Could not find TLB for FLASH BASE\n");
77 flash_esel = 2; /* give our best effort to continue */
78 } else {
79 /* invalidate existing TLB entry for flash + promjet */
80 disable_tlb(flash_esel);
81 }
Chunhe Lan2016d452013-06-14 16:21:48 +080082
83 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
84 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
85 0, flash_esel, BOOKE_PAGESZ_256M, 1);
86
Ahmed Mansouraa270b42017-12-15 16:01:00 -050087 setup_qbman_portals();
Chunhe Lan2016d452013-06-14 16:21:48 +080088
89 return 0;
90}
91
92unsigned long get_board_sys_clk(ulong dummy)
93{
94 return gd->bus_clk;
95}
96
97unsigned long get_board_ddr_clk(ulong dummy)
98{
99 return gd->mem_clk;
100}
101
102int board_eth_init(bd_t *bis)
103{
104 ccsr_gur_t *gur = (ccsr_gur_t *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
105 struct fsl_pq_mdio_info dtsec_mdio_info;
106
107 /*
108 * Need to set dTSEC 1 pin multiplexing to TSEC. The default setting
109 * is not correct.
110 */
111 setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_TSEC1_1);
112
113 dtsec_mdio_info.regs =
114 (struct tsec_mii_mng *)CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR;
115 dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
116
117 /* Register the 1G MDIO bus */
118 fsl_pq_mdio_init(bis, &dtsec_mdio_info);
119
120 fm_info_set_phy_address(FM1_DTSEC1, CONFIG_SYS_FM1_DTSEC1_PHY_ADDR);
121 fm_info_set_phy_address(FM1_DTSEC2, CONFIG_SYS_FM1_DTSEC2_PHY_ADDR);
122
123 fm_info_set_mdio(FM1_DTSEC1,
124 miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME));
125 fm_info_set_mdio(FM1_DTSEC2,
126 miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME));
127
128#ifdef CONFIG_FMAN_ENET
129 cpu_eth_init(bis);
130#endif
131
132 return pci_eth_init(bis);
133}
134
135#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600136int ft_board_setup(void *blob, bd_t *bd)
Chunhe Lan2016d452013-06-14 16:21:48 +0800137{
138 phys_addr_t base;
139 phys_size_t size;
140
141 ft_cpu_setup(blob, bd);
142
Simon Glassda1a1342017-08-03 12:22:15 -0600143 base = env_get_bootm_low();
144 size = env_get_bootm_size();
Chunhe Lan2016d452013-06-14 16:21:48 +0800145
146 fdt_fixup_memory(blob, (u64)base, (u64)size);
147
148#ifdef CONFIG_HAS_FSL_DR_USB
Sriram Dash9fd465c2016-09-16 17:12:15 +0530149 fsl_fdt_fixup_dr_usb(blob, bd);
Chunhe Lan2016d452013-06-14 16:21:48 +0800150#endif
151
152 fdt_fixup_fman_ethernet(blob);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600153
154 return 0;
Chunhe Lan2016d452013-06-14 16:21:48 +0800155}
156#endif