blob: d651eff4b2996a144801c8b39cb7dab8c4832bec [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
Detlev Zundel69064962009-03-30 00:31:35 +02002 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
wdenk8d5d28a2005-04-02 22:37:54 +00005 * (C) Copyright 2003-2005
wdenk4ca32362004-12-16 15:52:40 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenk4ca32362004-12-16 15:52:40 +00009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk4ca32362004-12-16 15:52:40 +000021
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022/*
23 * Valid values for CONFIG_SYS_TEXT_BASE are:
24 * 0xFFE00000 boot low
25 * 0x00100000 boot from RAM (for testing only)
26 */
27#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
29#endif
Wolfgang Denk341e5e72010-11-28 21:18:58 +010030#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020031
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk4ca32362004-12-16 15:52:40 +000033
wdenk99408ba2005-02-24 22:44:16 +000034#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
35
Becky Bruce03ea1be2008-05-08 19:02:12 -050036#define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
wdenk4ca32362004-12-16 15:52:40 +000038/*
39 * Serial console configuration
40 */
wdenk99408ba2005-02-24 22:44:16 +000041#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk4ca32362004-12-16 15:52:40 +000043
44/*
wdenk81414462005-01-31 22:09:11 +000045 * PCI Mapping:
46 * 0x40000000 - 0x4fffffff - PCI Memory
47 * 0x50000000 - 0x50ffffff - PCI IO Space
48 */
wdenk81414462005-01-31 22:09:11 +000049#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050050#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk81414462005-01-31 22:09:11 +000051
52#define CONFIG_PCI_MEM_BUS 0x40000000
53#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
54#define CONFIG_PCI_MEM_SIZE 0x10000000
55
56#define CONFIG_PCI_IO_BUS 0x50000000
57#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
58#define CONFIG_PCI_IO_SIZE 0x01000000
59
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_XLB_PIPELINING 1
wdenk81414462005-01-31 22:09:11 +000061
62/* Partitions */
wdenk81414462005-01-31 22:09:11 +000063
64/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050065 * BOOTP options
66 */
67#define CONFIG_BOOTP_BOOTFILESIZE
68#define CONFIG_BOOTP_BOOTPATH
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71
Jon Loeliger140b69c2007-07-10 09:38:02 -050072/*
Jon Loeliger860435b2007-07-04 22:32:32 -050073 * Command line configuration.
wdenk4ca32362004-12-16 15:52:40 +000074 */
Jon Loeliger860435b2007-07-04 22:32:32 -050075#define CONFIG_CMD_PCI
Jon Loeliger860435b2007-07-04 22:32:32 -050076
wdenk286dca82005-03-04 11:27:31 +000077#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
78
Wolfgang Denk0708bc62010-10-07 21:51:12 +020079#if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080# define CONFIG_SYS_LOWBOOT 1
wdenk4ca32362004-12-16 15:52:40 +000081#endif
82
83/*
84 * Autobooting
85 */
wdenk4ca32362004-12-16 15:52:40 +000086
87#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010088 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk4ca32362004-12-16 15:52:40 +000089 "echo"
90
91#undef CONFIG_BOOTARGS
92
Wolfgang Denka71cec72006-02-07 15:18:25 +010093#define CONFIG_IPADDR 192.168.100.2
94#define CONFIG_SERVERIP 192.168.100.1
95#define CONFIG_NETMASK 255.255.255.0
96#define HOSTNAME inka4x0
Joe Hershbergere4da2482011-10-13 13:03:48 +000097#define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
Joe Hershberger257ff782011-10-13 13:03:47 +000098#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
Wolfgang Denka71cec72006-02-07 15:18:25 +010099
wdenk4ca32362004-12-16 15:52:40 +0000100#define CONFIG_EXTRA_ENV_SETTINGS \
101 "netdev=eth0\0" \
102 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100103 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4ca32362004-12-16 15:52:40 +0000104 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100105 "addip=setenv bootargs ${bootargs} " \
106 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
107 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100108 "addcons=setenv bootargs ${bootargs} " \
109 "console=ttyS0,${baudrate}\0" \
110 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100111 "bootm ${kernel_addr}\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100112 "net_nfs=tftp 200000 ${bootfile};" \
113 "run nfsargs addip addcons;bootm\0" \
114 "enable_disp=mw.l 100000 04000000 1;" \
115 "cp.l 100000 f0000b20 1;" \
116 "cp.l 100000 f0000b28 1\0" \
117 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
118 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100119 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100120 "brightness=255\0" \
wdenk4ca32362004-12-16 15:52:40 +0000121 ""
122
Wolfgang Denka71cec72006-02-07 15:18:25 +0100123#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk4ca32362004-12-16 15:52:40 +0000124
125/*
126 * IPB Bus clocking configuration.
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk4ca32362004-12-16 15:52:40 +0000129
130/*
131 * Flash configuration
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200134#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_FLASH_BASE 0xffe00000
136#define CONFIG_SYS_FLASH_SIZE 0x00200000
137#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
138#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
139#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
140#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk4ca32362004-12-16 15:52:40 +0000141
142/*
143 * Environment settings
144 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200145#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200147#define CONFIG_ENV_SIZE 0x2000
148#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk4ca32362004-12-16 15:52:40 +0000149#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk4ca32362004-12-16 15:52:40 +0000151
152/*
153 * Memory map
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_MBAR 0xF0000000
156#define CONFIG_SYS_SDRAM_BASE 0x00000000
157#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk4ca32362004-12-16 15:52:40 +0000158
Marian Balakowicz209d5132007-11-15 13:29:55 +0100159/*
160 * SDRAM controller configuration
161 */
162#undef CONFIG_SDR_MT48LC16M16A2
163#undef CONFIG_DDR_MT46V16M16
164#undef CONFIG_DDR_MT46V32M16
165#undef CONFIG_DDR_HYB25D512160BF
166#define CONFIG_DDR_K4H511638C
wdenk4ca32362004-12-16 15:52:40 +0000167
168/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200170
wdenk4ca32362004-12-16 15:52:40 +0000171/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200172#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
173
174#ifdef CONFIG_POST
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200175#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000176#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200177#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000178#endif
179
Wolfgang Denk0191e472010-10-26 14:34:52 +0200180#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk4ca32362004-12-16 15:52:40 +0000182
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200183#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
185# define CONFIG_SYS_RAMBOOT 1
wdenk4ca32362004-12-16 15:52:40 +0000186#endif
187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
189#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
190#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4ca32362004-12-16 15:52:40 +0000191
192/*
193 * Ethernet configuration
194 */
195#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800196#define CONFIG_MPC5xxx_FEC_MII100
wdenk4ca32362004-12-16 15:52:40 +0000197/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800198 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk4ca32362004-12-16 15:52:40 +0000199 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800200/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk4ca32362004-12-16 15:52:40 +0000201#define CONFIG_PHY_ADDR 0x00
Wolfgang Denka71cec72006-02-07 15:18:25 +0100202#define CONFIG_MII
wdenk4ca32362004-12-16 15:52:40 +0000203
204/*
205 * GPIO configuration
206 *
wdenk8c61fe52005-04-22 15:09:09 +0000207 * use CS1 as gpio_wkup_6 output
208 * Bit 0 (mask: 0x80000000): 0
wdenk4ca32362004-12-16 15:52:40 +0000209 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
210 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
211 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
212 * EEPROM
213 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
Detlev Zundel69064962009-03-30 00:31:35 +0200214 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
215 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
216 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
wdenk4ca32362004-12-16 15:52:40 +0000217 */
Detlev Zundel69064962009-03-30 00:31:35 +0200218#define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
wdenk4ca32362004-12-16 15:52:40 +0000219
220/*
wdenk4ca32362004-12-16 15:52:40 +0000221 * Miscellaneous configurable options
222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger860435b2007-07-04 22:32:32 -0500224#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000226#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000228#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
230#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
231#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger860435b2007-07-04 22:32:32 -0500234#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger860435b2007-07-04 22:32:32 -0500236#endif
237
wdenk4ca32362004-12-16 15:52:40 +0000238/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_ALT_MEMTEST
wdenk4ca32362004-12-16 15:52:40 +0000240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
242#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk4ca32362004-12-16 15:52:40 +0000243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk4ca32362004-12-16 15:52:40 +0000245
wdenk4ca32362004-12-16 15:52:40 +0000246/*
wdenk4ca32362004-12-16 15:52:40 +0000247 * Various low-level settings
248 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
250#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk4ca32362004-12-16 15:52:40 +0000251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
253#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
254#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
255#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
256#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000257
wdenk62fea7e2005-02-27 23:46:58 +0000258/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_CS1_START 0x30000000
260#define CONFIG_SYS_CS1_SIZE 0x00400000
261#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000262
263/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_CS2_START 0x80000000
265#define CONFIG_SYS_CS2_SIZE 0x0001000
266#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000267
wdenkb995b0f2005-03-06 01:21:30 +0000268/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_CS3_START 0x30400000
270#define CONFIG_SYS_CS3_SIZE 0x00100000
271#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkb995b0f2005-03-06 01:21:30 +0000272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_CS_BURST 0x00000000
274#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk4ca32362004-12-16 15:52:40 +0000275
wdenk81414462005-01-31 22:09:11 +0000276/*-----------------------------------------------------------------------
277 * USB stuff
278 *-----------------------------------------------------------------------
279 */
280#define CONFIG_USB_OHCI
wdenk99408ba2005-02-24 22:44:16 +0000281#define CONFIG_USB_CLOCK 0x00015555
282#define CONFIG_USB_CONFIG 0x00001000
wdenk81414462005-01-31 22:09:11 +0000283
wdenk286dca82005-03-04 11:27:31 +0000284/*-----------------------------------------------------------------------
285 * IDE/ATA stuff Supports IDE harddisk
286 *-----------------------------------------------------------------------
287 */
288
289#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
290
291#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
292#undef CONFIG_IDE_LED /* LED for ide not supported */
293
wdenk286dca82005-03-04 11:27:31 +0000294#define CONFIG_IDE_PREINIT
295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
297#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk286dca82005-03-04 11:27:31 +0000298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
300#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
301#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
302#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
303#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
304#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenk286dca82005-03-04 11:27:31 +0000305
306#define CONFIG_ATAPI 1
Wolfgang Denkf67ef1e2005-09-21 10:07:56 +0200307
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenk286dca82005-03-04 11:27:31 +0000309
wdenk4ca32362004-12-16 15:52:40 +0000310#endif /* __CONFIG_H */