blob: 3bf0d4647b58aa2de28b4a88e973436c09b2fac1 [file] [log] [blame]
Marek Vasut6be61c62019-05-04 17:30:58 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Renesas RZ/A1 R7S72100 OSTM Timer driver
4 *
5 * Copyright (C) 2019 Marek Vasut <marek.vasut@gmail.com>
6 */
7
8#include <common.h>
Tom Rini8c70baa2021-12-14 13:36:40 -05009#include <clock_legacy.h>
Simon Glass9bc15642020-02-03 07:36:16 -070010#include <malloc.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060011#include <asm/global_data.h>
Marek Vasut6be61c62019-05-04 17:30:58 +020012#include <asm/io.h>
13#include <dm.h>
14#include <clk.h>
15#include <timer.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060016#include <linux/bitops.h>
Marek Vasut6be61c62019-05-04 17:30:58 +020017
18#define OSTM_CMP 0x00
19#define OSTM_CNT 0x04
20#define OSTM_TE 0x10
21#define OSTM_TS 0x14
22#define OSTM_TT 0x18
23#define OSTM_CTL 0x20
24#define OSTM_CTL_D BIT(1)
25
26DECLARE_GLOBAL_DATA_PTR;
27
28struct ostm_priv {
29 fdt_addr_t regs;
30};
31
Sean Anderson947fc2d2020-10-07 14:37:44 -040032static u64 ostm_get_count(struct udevice *dev)
Marek Vasut6be61c62019-05-04 17:30:58 +020033{
34 struct ostm_priv *priv = dev_get_priv(dev);
35
Sean Anderson947fc2d2020-10-07 14:37:44 -040036 return timer_conv_64(readl(priv->regs + OSTM_CNT));
Marek Vasut6be61c62019-05-04 17:30:58 +020037}
38
39static int ostm_probe(struct udevice *dev)
40{
41 struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
42 struct ostm_priv *priv = dev_get_priv(dev);
43#if CONFIG_IS_ENABLED(CLK)
44 struct clk clk;
45 int ret;
46
47 ret = clk_get_by_index(dev, 0, &clk);
48 if (ret)
49 return ret;
50
51 uc_priv->clock_rate = clk_get_rate(&clk);
Marek Vasut6be61c62019-05-04 17:30:58 +020052#else
Tom Rini8c70baa2021-12-14 13:36:40 -050053 uc_priv->clock_rate = get_board_sys_clk() / 2;
Marek Vasut6be61c62019-05-04 17:30:58 +020054#endif
55
56 readb(priv->regs + OSTM_CTL);
57 writeb(OSTM_CTL_D, priv->regs + OSTM_CTL);
58
59 setbits_8(priv->regs + OSTM_TT, BIT(0));
60 writel(0xffffffff, priv->regs + OSTM_CMP);
61 setbits_8(priv->regs + OSTM_TS, BIT(0));
62
63 return 0;
64}
65
Simon Glassaad29ae2020-12-03 16:55:21 -070066static int ostm_of_to_plat(struct udevice *dev)
Marek Vasut6be61c62019-05-04 17:30:58 +020067{
68 struct ostm_priv *priv = dev_get_priv(dev);
69
70 priv->regs = dev_read_addr(dev);
71
72 return 0;
73}
74
75static const struct timer_ops ostm_ops = {
76 .get_count = ostm_get_count,
77};
78
79static const struct udevice_id ostm_ids[] = {
80 { .compatible = "renesas,ostm" },
81 {}
82};
83
84U_BOOT_DRIVER(ostm_timer) = {
85 .name = "ostm-timer",
86 .id = UCLASS_TIMER,
87 .ops = &ostm_ops,
88 .probe = ostm_probe,
89 .of_match = ostm_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -070090 .of_to_plat = ostm_of_to_plat,
Simon Glass8a2b47f2020-12-03 16:55:17 -070091 .priv_auto = sizeof(struct ostm_priv),
Marek Vasut6be61c62019-05-04 17:30:58 +020092};