blob: 668adbbda6200a297f00c0f8e551f97a5e8d3853 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Purna Chandra Mandal825b3212016-01-28 15:30:10 +05302/*
3 * Copyright (C) 2015
4 * Purna Chandra Mandal <purna.mandal@microchip.com>
5 *
Purna Chandra Mandal825b3212016-01-28 15:30:10 +05306 */
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +05307#include <clk.h>
8#include <dm.h>
Simon Glassfc557362022-03-04 08:43:05 -07009#include <event.h>
Simon Glass97589732020-05-10 11:40:02 -060010#include <init.h>
Simon Glass9bc15642020-02-03 07:36:16 -070011#include <malloc.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053013#include <mach/pic32.h>
14#include <mach/ddr.h>
15#include <dt-bindings/clock/microchip,clock.h>
Purna Chandra Mandal825b3212016-01-28 15:30:10 +053016
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053017/* Flash prefetch */
18#define PRECON 0x00
19
20/* Flash ECCCON */
21#define ECC_MASK 0x03
22#define ECC_SHIFT 4
23
24#define CLK_MHZ(x) ((x) / 1000000)
25
26DECLARE_GLOBAL_DATA_PTR;
27
Stephen Warrena9622432016-06-17 09:44:00 -060028static ulong rate(int id)
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053029{
30 int ret;
31 struct udevice *dev;
Stephen Warrena9622432016-06-17 09:44:00 -060032 struct clk clk;
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053033
34 ret = uclass_get_device(UCLASS_CLK, 0, &dev);
35 if (ret) {
Stephen Warrena9622432016-06-17 09:44:00 -060036 printf("clk-uclass not found\n");
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053037 return 0;
38 }
39
Stephen Warrena9622432016-06-17 09:44:00 -060040 clk.id = id;
41 ret = clk_request(dev, &clk);
42 if (ret < 0)
43 return ret;
44
Sean Andersond318eb32023-12-16 14:38:42 -050045 return clk_get_rate(&clk);
Stephen Warrena9622432016-06-17 09:44:00 -060046}
47
48static ulong clk_get_cpu_rate(void)
49{
50 return rate(PB7CLK);
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053051}
52
53/* initialize prefetch module related to cpu_clk */
Simon Glass1cedca12023-08-21 21:17:01 -060054static int prefetch_init(void)
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053055{
56 struct pic32_reg_atomic *regs;
57 const void __iomem *base;
58 int v, nr_waits;
59 ulong rate;
60
61 /* cpu frequency in MHZ */
62 rate = clk_get_cpu_rate() / 1000000;
63
64 /* get flash ECC type */
65 base = pic32_get_syscfg_base();
66 v = (readl(base + CFGCON) >> ECC_SHIFT) & ECC_MASK;
67
68 if (v < 2) {
69 if (rate < 66)
70 nr_waits = 0;
71 else if (rate < 133)
72 nr_waits = 1;
73 else
74 nr_waits = 2;
75 } else {
76 if (rate <= 83)
77 nr_waits = 0;
78 else if (rate <= 166)
79 nr_waits = 1;
80 else
81 nr_waits = 2;
82 }
83
84 regs = ioremap(PREFETCH_BASE + PRECON, sizeof(*regs));
85 writel(nr_waits, &regs->raw);
86
87 /* Enable prefetch for all */
88 writel(0x30, &regs->set);
89 iounmap(regs);
Simon Glass1cedca12023-08-21 21:17:01 -060090
91 return 0;
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053092}
93
Simon Glassb8357c12023-08-21 21:16:56 -060094/* arch-specific CPU init after DM: flash prefetch */
95EVENT_SPY_SIMPLE(EVT_DM_POST_INIT_F, prefetch_init);
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +053096
97/* Un-gate DDR2 modules (gated by default) */
98static void ddr2_pmd_ungate(void)
99{
100 void __iomem *regs;
101
102 regs = pic32_get_syscfg_base();
103 writel(0, regs + PMD7);
104}
105
106/* initialize the DDR2 Controller and DDR2 PHY */
Simon Glassd35f3382017-04-06 12:47:05 -0600107int dram_init(void)
Purna Chandra Mandal825b3212016-01-28 15:30:10 +0530108{
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +0530109 ddr2_pmd_ungate();
110 ddr2_phy_init();
111 ddr2_ctrl_init();
Simon Glass39f90ba2017-03-31 08:40:25 -0600112 gd->ram_size = ddr2_calculate_size();
113
114 return 0;
Purna Chandra Mandal5c2dcd22016-01-28 15:30:16 +0530115}
116
117int misc_init_r(void)
118{
119 set_io_port_base(0);
120 return 0;
121}
122
123#ifdef CONFIG_DISPLAY_BOARDINFO
124const char *get_core_name(void)
125{
126 u32 proc_id;
127 const char *str;
128
129 proc_id = read_c0_prid();
130 switch (proc_id) {
131 case 0x19e28:
132 str = "PIC32MZ[DA]";
133 break;
134 default:
135 str = "UNKNOWN";
136 }
137
138 return str;
139}
140#endif