blob: 03d767a4a88dac63a2646187501d0030b9d4901f [file] [log] [blame]
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +02001/*
2 * Copyright (C) 2006 Atmel Corporation
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +02005 */
6#include <common.h>
7
8#include <asm/io.h>
9#include <asm/sdram.h>
Haavard Skinnemoend5d6ca62008-01-23 17:20:14 +010010#include <asm/arch/clk.h>
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020011#include <asm/arch/gpio.h>
Haavard Skinnemoene71259e2008-04-30 14:19:28 +020012#include <asm/arch/hmatrix.h>
Haavard Skinnemoenc6f292f2010-08-12 13:52:54 +070013#include <asm/arch/mmu.h>
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020014#include <asm/arch/portmux.h>
Ben Warren2f2b6b62008-08-31 22:22:04 -070015#include <netdev.h>
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020016
17DECLARE_GLOBAL_DATA_PTR;
18
Haavard Skinnemoenc6f292f2010-08-12 13:52:54 +070019struct mmu_vm_range mmu_vmr_table[CONFIG_SYS_NR_VM_REGIONS] = {
20 {
21 .virt_pgno = CONFIG_SYS_FLASH_BASE >> PAGE_SHIFT,
22 .nr_pages = CONFIG_SYS_FLASH_SIZE >> PAGE_SHIFT,
23 .phys = (CONFIG_SYS_FLASH_BASE >> PAGE_SHIFT)
24 | MMU_VMR_CACHE_NONE,
25 }, {
26 .virt_pgno = CONFIG_SYS_SDRAM_BASE >> PAGE_SHIFT,
27 .nr_pages = EBI_SDRAM_SIZE >> PAGE_SHIFT,
28 .phys = (CONFIG_SYS_SDRAM_BASE >> PAGE_SHIFT)
29 | MMU_VMR_CACHE_WRBACK,
30 },
31};
32
Haavard Skinnemoen23f62f12008-05-19 11:36:28 +020033static const struct sdram_config sdram_config = {
34 .data_bits = SDRAM_DATA_16BIT,
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020035 .row_bits = 13,
36 .col_bits = 9,
37 .bank_bits = 2,
38 .cas = 3,
39 .twr = 2,
40 .trc = 7,
41 .trp = 2,
42 .trcd = 2,
43 .tras = 5,
44 .txsr = 5,
Haavard Skinnemoend5d6ca62008-01-23 17:20:14 +010045 /* 7.81 us */
46 .refresh_period = (781 * (SDRAMC_BUS_HZ / 1000)) / 100000,
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020047};
48
49int board_early_init_f(void)
50{
Haavard Skinnemoene71259e2008-04-30 14:19:28 +020051 /* Enable SDRAM in the EBI mux */
52 hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020053
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020054 portmux_enable_ebi(16, 23, 0, PORTMUX_DRIVE_HIGH);
55 portmux_enable_usart1(PORTMUX_DRIVE_MIN);
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020056
57#if defined(CONFIG_MACB)
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020058 portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
59 portmux_enable_macb1(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020060#endif
61#if defined(CONFIG_MMC)
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020062 portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020063#endif
Haavard Skinnemoen14682842008-06-20 10:41:05 +020064#if defined(CONFIG_ATMEL_SPI)
Haavard Skinnemoen610b3622008-08-29 21:09:49 +020065 portmux_enable_spi0(1 << 0, PORTMUX_DRIVE_LOW);
Haavard Skinnemoen14682842008-06-20 10:41:05 +020066#endif
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020067
68 return 0;
69}
70
Becky Brucebd99ae72008-06-09 16:03:40 -050071phys_size_t initdram(int board_type)
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020072{
Haavard Skinnemoen23f62f12008-05-19 11:36:28 +020073 unsigned long expected_size;
74 unsigned long actual_size;
75 void *sdram_base;
76
Haavard Skinnemoen6f161e42010-08-12 13:52:53 +070077 sdram_base = uncached(EBI_SDRAM_BASE);
Haavard Skinnemoen23f62f12008-05-19 11:36:28 +020078
79 expected_size = sdram_init(sdram_base, &sdram_config);
80 actual_size = get_ram_size(sdram_base, expected_size);
81
Haavard Skinnemoen23f62f12008-05-19 11:36:28 +020082 if (expected_size != actual_size)
Haavard Skinnemoen718cb3f2008-07-23 10:55:15 +020083 printf("Warning: Only %lu of %lu MiB SDRAM is working\n",
Haavard Skinnemoen23f62f12008-05-19 11:36:28 +020084 actual_size >> 20, expected_size >> 20);
85
86 return actual_size;
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020087}
88
Haavard Skinnemoend6799f72008-08-31 18:46:35 +020089int board_early_init_r(void)
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020090{
91 gd->bd->bi_phy_id[0] = 0x01;
92 gd->bd->bi_phy_id[1] = 0x03;
Haavard Skinnemoend6799f72008-08-31 18:46:35 +020093 return 0;
Haavard Skinnemoenb62a4312007-04-14 17:11:49 +020094}
Haavard Skinnemoen14682842008-06-20 10:41:05 +020095
Ben Warren8d924fc2008-07-05 00:08:48 -070096#ifdef CONFIG_CMD_NET
97int board_eth_init(bd_t *bi)
98{
Andreas Bießmann5807e792010-11-04 23:15:31 +000099 macb_eth_initialize(0, (void *)ATMEL_BASE_MACB0, bi->bi_phy_id[0]);
100 macb_eth_initialize(1, (void *)ATMEL_BASE_MACB1, bi->bi_phy_id[1]);
Ben Warren8d924fc2008-07-05 00:08:48 -0700101 return 0;
102}
103#endif
104
Haavard Skinnemoen14682842008-06-20 10:41:05 +0200105/* SPI chip select control */
106#ifdef CONFIG_ATMEL_SPI
107#include <spi.h>
108
Haavard Skinnemoen610b3622008-08-29 21:09:49 +0200109#define ATNGW100_DATAFLASH_CS_PIN GPIO_PIN_PA(3)
Haavard Skinnemoen14682842008-06-20 10:41:05 +0200110
111int spi_cs_is_valid(unsigned int bus, unsigned int cs)
112{
113 return bus == 0 && cs == 0;
114}
115
116void spi_cs_activate(struct spi_slave *slave)
117{
118 gpio_set_value(ATNGW100_DATAFLASH_CS_PIN, 0);
119}
120
121void spi_cs_deactivate(struct spi_slave *slave)
122{
123 gpio_set_value(ATNGW100_DATAFLASH_CS_PIN, 1);
124}
125#endif /* CONFIG_ATMEL_SPI */