blob: 5d2b77b4a372a7123e4cb22fcf0128bcd5aa64b0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000015#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
16
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030017#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000018#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +030019#endif
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000020
21/*
22 * Memory configurations
23 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000024#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000025#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
26#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000027
28#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
29
30#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
31 - GENERATED_GBL_DATA_SIZE)
32
33/*
34 * Serial Driver
35 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030036#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000037
38/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020039 * DMA
40 */
41#if !defined(CONFIG_SPL_BUILD)
42#define CONFIG_DMA_LPC32XX
43#endif
44
45/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030046 * I2C
47 */
48#define CONFIG_SYS_I2C
49#define CONFIG_SYS_I2C_LPC32XX
50#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030051
52/*
53 * GPIO
54 */
55#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030056
57/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030058 * Ethernet
59 */
60#define CONFIG_RMII
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030061#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030062#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030063
64/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000065 * NOR Flash
66 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000067#define CONFIG_SYS_MAX_FLASH_BANKS 1
68#define CONFIG_SYS_MAX_FLASH_SECT 71
69#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
70#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +000071
72/*
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030073 * NAND controller
74 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030075#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
76#define CONFIG_SYS_MAX_NAND_DEVICE 1
77#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
78
79/*
80 * NAND chip timings
81 */
82#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
83#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
84#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
85#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
86#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
87#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
88#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
89#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
90
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030091#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
92#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030093
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +030094/*
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020095 * USB
96 */
97#define CONFIG_USB_OHCI_LPC32XX
98#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy936c2002015-12-19 23:41:23 +020099
100/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000101 * U-Boot General Configurations
102 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000103#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
105
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300106/*
107 * Pass open firmware flat tree
108 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300109
110/*
111 * Environment
112 */
Vladimir Zapolskiy3704e432015-07-18 01:47:10 +0300113
114#define CONFIG_BOOTCOMMAND \
115 "dhcp; " \
116 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
117 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
118 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
119 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
120 "bootm ${loadaddr} - ${dtbaddr}"
121
122#define CONFIG_EXTRA_ENV_SETTINGS \
123 "autoload=no\0" \
124 "ethaddr=00:01:90:00:C0:81\0" \
125 "dtbaddr=0x81000000\0" \
126 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
127 "tftpdir=vladimir/oe/devkit3250\0" \
128 "userargs=oops=panic\0"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000129
130/*
131 * U-Boot Commands
132 */
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000133
134/*
135 * Boot Linux
136 */
137#define CONFIG_CMDLINE_TAG
138#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000139
140#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000141#define CONFIG_LOADADDR 0x80008000
142
143/*
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300144 * SPL specific defines
145 */
146/* SPL will be executed at offset 0 */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300147
148/* SPL will use SRAM as stack */
149#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300150
151/* Use the framework and generic lib */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300152
153/* SPL will use serial */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300154
155/* SPL loads an image from NAND */
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300156#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300157
Vladimir Zapolskiy89f86a22015-07-18 01:47:11 +0300158#define CONFIG_SPL_NAND_SOFTECC
159
160#define CONFIG_SPL_MAX_SIZE 0x20000
161#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
162
163/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
164#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
165#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
166
167#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
168#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
169
170/* See common/spl/spl.c spl_set_header_raw_uboot() */
171#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
172
173/*
Vladimir Zapolskiy3ed0fcf2012-04-19 04:33:10 +0000174 * Include SoC specific configuration
175 */
176#include <asm/arch/config.h>
177
178#endif /* __CONFIG_DEVKIT3250_H__*/