blob: 751fa92df4ffb3739eb1b4a92fb6d040e6dae3d1 [file] [log] [blame]
Heiko Schocherc8f51122010-03-05 07:36:33 +01001/*
2 * Copyright (C) 2010 Heiko Schocher <hs@denx.de>
3 *
4 * based on:
5 * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocherc8f51122010-03-05 07:36:33 +01008 */
9
10#ifndef __IMX27LITE_COMMON_CONFIG_H
11#define __IMX27LITE_COMMON_CONFIG_H
12
13/*
14 * SoC Configuration
15 */
Heiko Schocherc8f51122010-03-05 07:36:33 +010016#define CONFIG_MX27
17#define CONFIG_MX27_CLK32 32768 /* OSC32K frequency */
Heiko Schocherc8f51122010-03-05 07:36:33 +010018
Heiko Schocherc8f51122010-03-05 07:36:33 +010019#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
20#define CONFIG_SETUP_MEMORY_TAGS 1
21#define CONFIG_INITRD_TAG 1
22
23/*
24 * Lowlevel configuration
25 */
26#define SDRAM_ESDCFG_REGISTER_VAL(cas) \
27 (ESDCFG_TRC(10) | \
28 ESDCFG_TRCD(3) | \
29 ESDCFG_TCAS(cas) | \
30 ESDCFG_TRRD(1) | \
31 ESDCFG_TRAS(5) | \
32 ESDCFG_TWR | \
33 ESDCFG_TMRD(2) | \
34 ESDCFG_TRP(2) | \
35 ESDCFG_TXP(3))
36
37#define SDRAM_ESDCTL_REGISTER_VAL \
38 (ESDCTL_PRCT(0) | \
39 ESDCTL_BL | \
40 ESDCTL_PWDT(0) | \
41 ESDCTL_SREFR(3) | \
42 ESDCTL_DSIZ_32 | \
43 ESDCTL_COL10 | \
44 ESDCTL_ROW13 | \
45 ESDCTL_SDE)
46
47#define SDRAM_ALL_VAL 0xf00
48
49#define SDRAM_MODE_REGISTER_VAL 0x33 /* BL: 8, CAS: 3 */
50#define SDRAM_EXT_MODE_REGISTER_VAL 0x1000000
51
52#define MPCTL0_VAL 0x1ef15d5
53
54#define SPCTL0_VAL 0x043a1c09
55
56#define CSCR_VAL 0x33f08107
57
58#define PCDR0_VAL 0x120470c3
59#define PCDR1_VAL 0x03030303
60#define PCCR0_VAL 0xffffffff
61#define PCCR1_VAL 0xfffffffc
62
63#define AIPI1_PSR0_VAL 0x20040304
64#define AIPI1_PSR1_VAL 0xdffbfcfb
65#define AIPI2_PSR0_VAL 0x07ffc200
66#define AIPI2_PSR1_VAL 0xffffffff
67
68/*
69 * Memory Info
70 */
71/* malloc() len */
72#define CONFIG_SYS_MALLOC_LEN (0x10000 + 512 * 1024)
Heiko Schocherc8f51122010-03-05 07:36:33 +010073/* memtest start address */
74#define CONFIG_SYS_MEMTEST_START 0xA0000000
75#define CONFIG_SYS_MEMTEST_END 0xA1000000 /* 16MB RAM test */
76#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Heiko Schocherc8f51122010-03-05 07:36:33 +010077#define PHYS_SDRAM_1 0xA0000000 /* DDR Start */
78#define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
79
80/*
81 * Serial Driver info
82 */
83#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010084#define CONFIG_MXC_UART_BASE UART1_BASE
Heiko Schocherc8f51122010-03-05 07:36:33 +010085#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
Heiko Schocherc8f51122010-03-05 07:36:33 +010086
87/*
88 * Flash & Environment
89 */
Heiko Schocherc8f51122010-03-05 07:36:33 +010090#define CONFIG_FLASH_CFI_DRIVER
91#define CONFIG_SYS_FLASH_CFI
92/* Use buffered writes (~10x faster) */
93#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
94/* Use hardware sector protection */
95#define CONFIG_SYS_FLASH_PROTECTION 1
96#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
97/* CS2 Base address */
98#define PHYS_FLASH_1 0xc0000000
99/* Flash Base for U-Boot */
100#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
101#define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE / \
102 CONFIG_SYS_FLASH_SECT_SZ)
103#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
104#define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
105#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
106/* Address and size of Redundant Environment Sector */
107#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
108#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
109
110/*
111 * Ethernet
112 */
113#define CONFIG_FEC_MXC
114#define CONFIG_FEC_MXC_PHYADDR 0x1f
115#define CONFIG_MII
Heiko Schocherc8f51122010-03-05 07:36:33 +0100116
117/*
118 * MTD
119 */
120#define CONFIG_FLASH_CFI_MTD
121#define CONFIG_MTD_DEVICE
122
123/*
124 * NAND
125 */
Heiko Schocherc8f51122010-03-05 07:36:33 +0100126#define CONFIG_MXC_NAND_REGS_BASE 0xd8000000
127#define CONFIG_SYS_MAX_NAND_DEVICE 1
128#define CONFIG_SYS_NAND_BASE 0xd8000000
129#define CONFIG_JFFS2_NAND
130#define CONFIG_MXC_NAND_HWECC
Heiko Schocherc8f51122010-03-05 07:36:33 +0100131
132/*
Heiko Schocherc8f51122010-03-05 07:36:33 +0100133 * U-Boot general configuration
134 */
Heiko Schocherc8f51122010-03-05 07:36:33 +0100135#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Heiko Schocherc8f51122010-03-05 07:36:33 +0100136/* Boot Argument Buffer Size */
137#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
138#define CONFIG_CMDLINE_EDITING
139#define CONFIG_SYS_LONGHELP
140
Heiko Schocherc8f51122010-03-05 07:36:33 +0100141#define CONFIG_LOADADDR 0xa0800000 /* loadaddr env var */
142#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
143
Heiko Schocherc8f51122010-03-05 07:36:33 +0100144#define CONFIG_EXTRA_ENV_SETTINGS \
145 "netdev=eth0\0" \
146 "nfsargs=setenv bootargs root=/dev/nfs rw " \
147 "nfsroot=${serverip}:${rootpath}\0" \
148 "ramargs=setenv bootargs root=/dev/ram rw\0" \
149 "addip=setenv bootargs ${bootargs} " \
150 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
151 ":${hostname}:${netdev}:off panic=1\0" \
152 "addtty=setenv bootargs ${bootargs}" \
153 " console=ttymxc0,${baudrate}\0" \
154 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
155 "addmisc=setenv bootargs ${bootargs}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200156 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100157 "kernel_addr_r=a0800000\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200158 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100159 "rootpath=/opt/eldk-4.2-arm/arm\0" \
160 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
161 "run nfsargs addip addtty addmtd addmisc;" \
162 "bootm\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200163 "bootcmd=run net_nfs\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100164 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200165 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
166 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Heiko Schocherc8f51122010-03-05 07:36:33 +0100167 " +${filesize};cp.b ${fileaddr} " \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200168 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100169 "upd=run load update\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400170 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
171 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100172
Heiko Schocherd6d60622010-09-22 14:06:33 +0200173/* additions for new relocation code, must be added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200174#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
175#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200176 GENERATED_GBL_DATA_SIZE)
Heiko Schocherc8f51122010-03-05 07:36:33 +0100177#endif /* __IMX27LITE_COMMON_CONFIG_H */