blob: 27170e89654c293323ec6aab19633bac72c968ba [file] [log] [blame]
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T1024/T1023 QDS board configuration file
9 */
10
11#ifndef __T1024QDS_H
12#define __T1024QDS_H
13
14/* High Level Configuration Options */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080015#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
16#define CONFIG_MP /* support multiple processors */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080017#define CONFIG_ENABLE_36BIT_PHYS
18
19#ifdef CONFIG_PHYS_64BIT
20#define CONFIG_ADDR_MAP 1
21#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
22#endif
23
24#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080025#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080026
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080027#define CONFIG_ENV_OVERWRITE
28
29#define CONFIG_DEEP_SLEEP
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080030
31#ifdef CONFIG_RAMBOOT_PBL
32#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080033#define CONFIG_SPL_FLUSH_IMAGE
34#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080035#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
36#define CONFIG_SPL_PAD_TO 0x40000
37#define CONFIG_SPL_MAX_SIZE 0x28000
38#define RESET_VECTOR_OFFSET 0x27FFC
39#define BOOT_PAGE_OFFSET 0x27000
40#ifdef CONFIG_SPL_BUILD
41#define CONFIG_SPL_SKIP_RELOCATE
42#define CONFIG_SPL_COMMON_INIT_DDR
43#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080044#endif
45
46#ifdef CONFIG_NAND
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080047#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
48#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
49#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
50#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
51#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Zhao Qiang55107dc2016-09-08 12:55:32 +080052#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080053#define CONFIG_SPL_NAND_BOOT
54#endif
55
56#ifdef CONFIG_SPIFLASH
57#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080058#define CONFIG_SPL_SPI_FLASH_MINIMAL
59#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
60#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
61#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
62#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
63#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
64#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080067#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080068#define CONFIG_SPL_SPI_BOOT
69#endif
70
71#ifdef CONFIG_SDCARD
72#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080073#define CONFIG_SPL_MMC_MINIMAL
74#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
75#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
76#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
77#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
78#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
79#ifndef CONFIG_SPL_BUILD
80#define CONFIG_SYS_MPC85XX_NO_RESETVEC
81#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080082#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080083#define CONFIG_SPL_MMC_BOOT
84#endif
85
86#endif /* CONFIG_RAMBOOT_PBL */
87
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080088#ifndef CONFIG_RESET_VECTOR_ADDRESS
89#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
90#endif
91
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090092#ifdef CONFIG_MTD_NOR_FLASH
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080093#define CONFIG_FLASH_CFI_DRIVER
94#define CONFIG_SYS_FLASH_CFI
95#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
96#endif
97
98/* PCIe Boot - Master */
99#define CONFIG_SRIO_PCIE_BOOT_MASTER
100/*
101 * for slave u-boot IMAGE instored in master memory space,
102 * PHYS must be aligned based on the SIZE
103 */
104#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
105#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
106#ifdef CONFIG_PHYS_64BIT
107#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
108#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
109#else
110#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
111#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
112#endif
113/*
114 * for slave UCODE and ENV instored in master memory space,
115 * PHYS must be aligned based on the SIZE
116 */
117#ifdef CONFIG_PHYS_64BIT
118#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
119#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
120#else
121#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
122#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
123#endif
124#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
125/* slave core release by master*/
126#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
127#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
128
129/* PCIe Boot - Slave */
130#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
131#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
132#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
133 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
134/* Set 1M boot space for PCIe boot */
135#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
136#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
137 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
138#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800139#endif
140
141#if defined(CONFIG_SPIFLASH)
142#define CONFIG_SYS_EXTRA_ENV_RELOC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800143#define CONFIG_ENV_SPI_BUS 0
144#define CONFIG_ENV_SPI_CS 0
145#define CONFIG_ENV_SPI_MAX_HZ 10000000
146#define CONFIG_ENV_SPI_MODE 0
147#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
148#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
149#define CONFIG_ENV_SECT_SIZE 0x10000
150#elif defined(CONFIG_SDCARD)
151#define CONFIG_SYS_EXTRA_ENV_RELOC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800152#define CONFIG_SYS_MMC_ENV_DEV 0
153#define CONFIG_ENV_SIZE 0x2000
154#define CONFIG_ENV_OFFSET (512 * 0x800)
155#elif defined(CONFIG_NAND)
156#define CONFIG_SYS_EXTRA_ENV_RELOC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800157#define CONFIG_ENV_SIZE 0x2000
158#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
159#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800160#define CONFIG_ENV_ADDR 0xffe20000
161#define CONFIG_ENV_SIZE 0x2000
162#elif defined(CONFIG_ENV_IS_NOWHERE)
163#define CONFIG_ENV_SIZE 0x2000
164#else
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800165#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
166#define CONFIG_ENV_SIZE 0x2000
167#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
168#endif
169
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800170#ifndef __ASSEMBLY__
171unsigned long get_board_sys_clk(void);
172unsigned long get_board_ddr_clk(void);
173#endif
174
175#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
176#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
177
178/*
179 * These can be toggled for performance analysis, otherwise use default.
180 */
181#define CONFIG_SYS_CACHE_STASHING
182#define CONFIG_BACKSIDE_L2_CACHE
183#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
184#define CONFIG_BTB /* toggle branch predition */
185#define CONFIG_DDR_ECC
186#ifdef CONFIG_DDR_ECC
187#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
188#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
189#endif
190
191#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
192#define CONFIG_SYS_MEMTEST_END 0x00400000
193#define CONFIG_SYS_ALT_MEMTEST
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800194
195/*
196 * Config the L3 Cache as L3 SRAM
197 */
198#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
199#define CONFIG_SYS_L3_SIZE (256 << 10)
200#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
201#ifdef CONFIG_RAMBOOT_PBL
202#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
203#endif
204#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
205#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
206#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
207#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
208
209#ifdef CONFIG_PHYS_64BIT
210#define CONFIG_SYS_DCSRBAR 0xf0000000
211#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
212#endif
213
214/* EEPROM */
215#define CONFIG_ID_EEPROM
216#define CONFIG_SYS_I2C_EEPROM_NXID
217#define CONFIG_SYS_EEPROM_BUS_NUM 0
218#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
219#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
220#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
221#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
222
223/*
224 * DDR Setup
225 */
226#define CONFIG_VERY_BIG_RAM
227#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
228#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
229#define CONFIG_DIMM_SLOTS_PER_CTLR 1
230#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
231#define CONFIG_DDR_SPD
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800232
233#define CONFIG_SYS_SPD_BUS_NUM 0
234#define SPD_EEPROM_ADDRESS 0x51
235
236#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
237
238/*
239 * IFC Definitions
240 */
241#define CONFIG_SYS_FLASH_BASE 0xe0000000
242#ifdef CONFIG_PHYS_64BIT
243#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
244#else
245#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
246#endif
247
248#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
249#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
250 + 0x8000000) | \
251 CSPR_PORT_SIZE_16 | \
252 CSPR_MSEL_NOR | \
253 CSPR_V)
254#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
255#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
256 CSPR_PORT_SIZE_16 | \
257 CSPR_MSEL_NOR | \
258 CSPR_V)
259#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
260/* NOR Flash Timing Params */
261#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
262#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
263 FTIM0_NOR_TEADC(0x5) | \
264 FTIM0_NOR_TEAHC(0x5))
265#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
266 FTIM1_NOR_TRAD_NOR(0x1A) |\
267 FTIM1_NOR_TSEQRAD_NOR(0x13))
268#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
269 FTIM2_NOR_TCH(0x4) | \
270 FTIM2_NOR_TWPH(0x0E) | \
271 FTIM2_NOR_TWP(0x1c))
272#define CONFIG_SYS_NOR_FTIM3 0x0
273
274#define CONFIG_SYS_FLASH_QUIET_TEST
275#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
276
277#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
278#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
279#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
280#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
281
282#define CONFIG_SYS_FLASH_EMPTY_INFO
283#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
284 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
285#define CONFIG_FSL_QIXIS /* use common QIXIS code */
286#define QIXIS_BASE 0xffdf0000
287#ifdef CONFIG_PHYS_64BIT
288#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
289#else
290#define QIXIS_BASE_PHYS QIXIS_BASE
291#endif
292#define QIXIS_LBMAP_SWITCH 0x06
293#define QIXIS_LBMAP_MASK 0x0f
294#define QIXIS_LBMAP_SHIFT 0
295#define QIXIS_LBMAP_DFLTBANK 0x00
296#define QIXIS_LBMAP_ALTBANK 0x04
297#define QIXIS_RST_CTL_RESET 0x31
298#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
299#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
300#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
301#define QIXIS_RST_FORCE_MEM 0x01
302
303#define CONFIG_SYS_CSPR3_EXT (0xf)
304#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
305 | CSPR_PORT_SIZE_8 \
306 | CSPR_MSEL_GPCM \
307 | CSPR_V)
308#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
309#define CONFIG_SYS_CSOR3 0x0
310/* QIXIS Timing parameters for IFC CS3 */
311#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
312 FTIM0_GPCM_TEADC(0x0e) | \
313 FTIM0_GPCM_TEAHC(0x0e))
314#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
315 FTIM1_GPCM_TRAD(0x3f))
316#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
317 FTIM2_GPCM_TCH(0x8) | \
318 FTIM2_GPCM_TWP(0x1f))
319#define CONFIG_SYS_CS3_FTIM3 0x0
320
321#define CONFIG_NAND_FSL_IFC
322#define CONFIG_SYS_NAND_BASE 0xff800000
323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
325#else
326#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
327#endif
328#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
329#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
330 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
331 | CSPR_MSEL_NAND /* MSEL = NAND */ \
332 | CSPR_V)
333#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
334
335#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
336 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
337 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
338 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
339 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
340 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
341 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
342
343#define CONFIG_SYS_NAND_ONFI_DETECTION
344
345/* ONFI NAND Flash mode0 Timing Params */
346#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
347 FTIM0_NAND_TWP(0x18) | \
348 FTIM0_NAND_TWCHT(0x07) | \
349 FTIM0_NAND_TWH(0x0a))
350#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
351 FTIM1_NAND_TWBE(0x39) | \
352 FTIM1_NAND_TRR(0x0e) | \
353 FTIM1_NAND_TRP(0x18))
354#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
355 FTIM2_NAND_TREH(0x0a) | \
356 FTIM2_NAND_TWHRE(0x1e))
357#define CONFIG_SYS_NAND_FTIM3 0x0
358
359#define CONFIG_SYS_NAND_DDR_LAW 11
360#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
361#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800362
363#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
364
365#if defined(CONFIG_NAND)
366#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
367#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
368#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
369#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
370#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
371#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
372#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
373#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
374#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
375#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
376#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
377#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
378#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
379#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
380#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
381#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
382#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
383#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
384#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
385#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
386#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
387#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
388#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
389#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
390#else
391#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
392#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
393#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
394#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
395#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
396#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
397#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
398#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
399#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
400#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
401#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
402#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
403#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
404#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
405#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
406#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
407#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
408#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
409#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
410#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
411#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
412#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
413#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
414#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
415#endif
416
417#ifdef CONFIG_SPL_BUILD
418#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
419#else
420#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
421#endif
422
423#if defined(CONFIG_RAMBOOT_PBL)
424#define CONFIG_SYS_RAMBOOT
425#endif
426
427#define CONFIG_BOARD_EARLY_INIT_R
428#define CONFIG_MISC_INIT_R
429
430#define CONFIG_HWCONFIG
431
432/* define to use L1 as initial stack */
433#define CONFIG_L1_INIT_RAM
434#define CONFIG_SYS_INIT_RAM_LOCK
435#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700438#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800439/* The assembler doesn't like typecast */
440#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
441 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
442 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
443#else
York Sunee7b4832015-08-17 13:31:51 -0700444#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800445#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
446#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
447#endif
448#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
449
450#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
451 GENERATED_GBL_DATA_SIZE)
452#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
453
454#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
455#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
456
457/* Serial Port */
458#define CONFIG_CONS_INDEX 1
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800459#define CONFIG_SYS_NS16550_SERIAL
460#define CONFIG_SYS_NS16550_REG_SIZE 1
461#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
462
463#define CONFIG_SYS_BAUDRATE_TABLE \
464 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
465
466#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
467#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
468#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
469#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800470
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800471/* Video */
York Sun7d29dd62016-11-18 13:01:34 -0800472#ifdef CONFIG_ARCH_T1024 /* no DIU on T1023 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800473#define CONFIG_FSL_DIU_FB
474#ifdef CONFIG_FSL_DIU_FB
475#define CONFIG_FSL_DIU_CH7301
476#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800477#define CONFIG_VIDEO_LOGO
478#define CONFIG_VIDEO_BMP_LOGO
479#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
480/*
481 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
482 * disable empty flash sector detection, which is I/O-intensive.
483 */
484#undef CONFIG_SYS_FLASH_EMPTY_INFO
485#endif
486#endif
487
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800488/* I2C */
489#define CONFIG_SYS_I2C
490#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
491#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
492#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
493#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
494#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
495#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
496#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
497
498#define I2C_MUX_PCA_ADDR 0x77
499#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800500#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
501#define I2C_RETIMER_ADDR 0x18
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800502
503/* I2C bus multiplexer */
504#define I2C_MUX_CH_DEFAULT 0x8
505#define I2C_MUX_CH_DIU 0xC
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800506#define I2C_MUX_CH5 0xD
507#define I2C_MUX_CH7 0xF
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800508
509/* LDI/DVI Encoder for display */
510#define CONFIG_SYS_I2C_LDI_ADDR 0x38
511#define CONFIG_SYS_I2C_DVI_ADDR 0x75
512
513/*
514 * RTC configuration
515 */
516#define RTC
517#define CONFIG_RTC_DS3231 1
518#define CONFIG_SYS_I2C_RTC_ADDR 0x68
519
520/*
521 * eSPI - Enhanced SPI
522 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800523#ifndef CONFIG_SPL_BUILD
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800524#endif
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800525#define CONFIG_SPI_FLASH_BAR
526#define CONFIG_SF_DEFAULT_SPEED 10000000
527#define CONFIG_SF_DEFAULT_MODE 0
528
529/*
530 * General PCIe
531 * Memory space is mapped 1-1, but I/O space must start from 0.
532 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400533#define CONFIG_PCIE1 /* PCIE controller 1 */
534#define CONFIG_PCIE2 /* PCIE controller 2 */
535#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800536#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
537#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
538#define CONFIG_PCI_INDIRECT_BRIDGE
539
540#ifdef CONFIG_PCI
541/* controller 1, direct to uli, tgtid 3, Base address 20000 */
542#ifdef CONFIG_PCIE1
543#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
544#ifdef CONFIG_PHYS_64BIT
545#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
546#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
547#else
548#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
549#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
550#endif
551#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
552#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
553#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
554#ifdef CONFIG_PHYS_64BIT
555#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
556#else
557#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
558#endif
559#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
560#endif
561
562/* controller 2, Slot 2, tgtid 2, Base address 201000 */
563#ifdef CONFIG_PCIE2
564#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
565#ifdef CONFIG_PHYS_64BIT
566#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
567#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
568#else
569#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
570#define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
571#endif
572#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
573#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
574#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
575#ifdef CONFIG_PHYS_64BIT
576#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
577#else
578#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
579#endif
580#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
581#endif
582
583/* controller 3, Slot 1, tgtid 1, Base address 202000 */
584#ifdef CONFIG_PCIE3
585#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
586#ifdef CONFIG_PHYS_64BIT
587#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
588#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
589#else
590#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
591#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
592#endif
593#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
594#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
595#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
596#ifdef CONFIG_PHYS_64BIT
597#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
598#else
599#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
600#endif
601#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
602#endif
603
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800604#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800605#endif /* CONFIG_PCI */
606
607/*
608 *SATA
609 */
610#define CONFIG_FSL_SATA_V2
611#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800612#define CONFIG_SYS_SATA_MAX_DEVICE 1
613#define CONFIG_SATA1
614#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
615#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
616#define CONFIG_LBA48
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800617#endif
618
619/*
620 * USB
621 */
622#define CONFIG_HAS_FSL_DR_USB
623
624#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800625#define CONFIG_USB_EHCI_FSL
626#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800627#endif
628
629/*
630 * SDHC
631 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800632#ifdef CONFIG_MMC
633#define CONFIG_FSL_ESDHC
634#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800635#endif
636
637/* Qman/Bman */
638#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500639#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800640#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
641#ifdef CONFIG_PHYS_64BIT
642#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
643#else
644#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
645#endif
646#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500647#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
648#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
649#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
650#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
651#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
652 CONFIG_SYS_BMAN_CENA_SIZE)
653#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
654#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500655#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800656#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
657#ifdef CONFIG_PHYS_64BIT
658#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
659#else
660#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
661#endif
662#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500663#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
664#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
665#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
666#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
667#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
668 CONFIG_SYS_QMAN_CENA_SIZE)
669#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
670#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800671
672#define CONFIG_SYS_DPAA_FMAN
673
674#define CONFIG_QE
675#define CONFIG_U_QE
676/* Default address of microcode for the Linux FMan driver */
677#if defined(CONFIG_SPIFLASH)
678/*
679 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
680 * env, so we got 0x110000.
681 */
682#define CONFIG_SYS_QE_FW_IN_SPIFLASH
683#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
684#define CONFIG_SYS_QE_FW_ADDR 0x130000
685#elif defined(CONFIG_SDCARD)
686/*
687 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
688 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
689 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
690 */
691#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
692#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
693#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
694#elif defined(CONFIG_NAND)
695#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
696#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
697#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
698#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
699/*
700 * Slave has no ucode locally, it can fetch this from remote. When implementing
701 * in two corenet boards, slave's ucode could be stored in master's memory
702 * space, the address can be mapped from slave TLB->slave LAW->
703 * slave SRIO or PCIE outbound window->master inbound window->
704 * master LAW->the ucode address in master's memory space.
705 */
706#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
707#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
708#else
709#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
710#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
711#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
712#endif
713#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
714#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
715#endif /* CONFIG_NOBQFMAN */
716
717#ifdef CONFIG_SYS_DPAA_FMAN
718#define CONFIG_FMAN_ENET
719#define CONFIG_PHYLIB_10G
720#define CONFIG_PHY_VITESSE
721#define CONFIG_PHY_REALTEK
722#define CONFIG_PHY_TERANETICS
723#define RGMII_PHY1_ADDR 0x1
724#define RGMII_PHY2_ADDR 0x2
725#define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
726#define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
727#define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
728#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
729#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
730#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
731#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
732#endif
733
734#ifdef CONFIG_FMAN_ENET
735#define CONFIG_MII /* MII PHY management */
736#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800737#endif
738
739/*
740 * Dynamic MTD Partition support with mtdparts
741 */
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900742#ifdef CONFIG_MTD_NOR_FLASH
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800743#define CONFIG_MTD_DEVICE
744#define CONFIG_MTD_PARTITIONS
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800745#define CONFIG_FLASH_CFI_MTD
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800746#endif
747
748/*
749 * Environment
750 */
751#define CONFIG_LOADS_ECHO /* echo on for serial download */
752#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
753
754/*
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800755 * Miscellaneous configurable options
756 */
757#define CONFIG_SYS_LONGHELP /* undef to save memory */
758#define CONFIG_CMDLINE_EDITING /* Command-line editing */
759#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
760#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800761
762/*
763 * For booting Linux, the board info and command line data
764 * have to be in the first 64 MB of memory, since this is
765 * the maximum mapped by the Linux kernel during initialization.
766 */
767#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
768#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
769
770#ifdef CONFIG_CMD_KGDB
771#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
772#endif
773
774/*
775 * Environment Configuration
776 */
777#define CONFIG_ROOTPATH "/opt/nfsroot"
778#define CONFIG_BOOTFILE "uImage"
779#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
780#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800781#define __USB_PHY_TYPE utmi
782
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800783#define CONFIG_EXTRA_ENV_SETTINGS \
784 "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \
785 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
786 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
787 "ramdiskfile=t1024qds/ramdisk.uboot\0" \
788 "fdtfile=t1024qds/t1024qds.dtb\0" \
789 "netdev=eth0\0" \
790 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
791 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
792 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
793 "tftpflash=tftpboot $loadaddr $uboot && " \
794 "protect off $ubootaddr +$filesize && " \
795 "erase $ubootaddr +$filesize && " \
796 "cp.b $loadaddr $ubootaddr $filesize && " \
797 "protect on $ubootaddr +$filesize && " \
798 "cmp.b $loadaddr $ubootaddr $filesize\0" \
799 "consoledev=ttyS0\0" \
800 "ramdiskaddr=2000000\0" \
801 "fdtaddr=d00000\0" \
802 "bdev=sda3\0"
803
804#define CONFIG_LINUX \
805 "setenv bootargs root=/dev/ram rw " \
806 "console=$consoledev,$baudrate $othbootargs;" \
807 "setenv ramdiskaddr 0x02000000;" \
808 "setenv fdtaddr 0x00c00000;" \
809 "setenv loadaddr 0x1000000;" \
810 "bootm $loadaddr $ramdiskaddr $fdtaddr"
811
812#define CONFIG_NFSBOOTCOMMAND \
813 "setenv bootargs root=/dev/nfs rw " \
814 "nfsroot=$serverip:$rootpath " \
815 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
816 "console=$consoledev,$baudrate $othbootargs;" \
817 "tftp $loadaddr $bootfile;" \
818 "tftp $fdtaddr $fdtfile;" \
819 "bootm $loadaddr - $fdtaddr"
820
821#define CONFIG_BOOTCOMMAND CONFIG_LINUX
822
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800823#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530824
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800825#endif /* __T1024QDS_H */