blob: be5687ce6f92bfaf02f6053cfcb930c8d95a3ae8 [file] [log] [blame]
Mike Frysinger66c4cf42008-02-04 19:26:55 -05001/*
Mike Frysinger18a407c2009-04-24 17:22:40 -04002 * config-pre.h - common defines for Blackfin boards in config.h
Mike Frysinger66c4cf42008-02-04 19:26:55 -05003 *
Mike Frysinger18a407c2009-04-24 17:22:40 -04004 * Copyright (c) 2007-2009 Analog Devices Inc.
Mike Frysinger66c4cf42008-02-04 19:26:55 -05005 *
6 * Licensed under the GPL-2 or later.
7 */
8
9#ifndef __ASM_BLACKFIN_CONFIG_PRE_H__
10#define __ASM_BLACKFIN_CONFIG_PRE_H__
11
12/* Misc helper functions */
Mike Frysinger66c4cf42008-02-04 19:26:55 -050013#define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
14
Mike Frysinger244d2872008-08-07 13:17:03 -040015/* Bootmode defines -- your config needs to select this via CONFIG_BFIN_BOOT_MODE.
Mike Frysinger66c4cf42008-02-04 19:26:55 -050016 * Depending on your cpu, some of these may not be valid, check your HRM.
17 * The actual values here are meaningless as long as they're unique.
18 */
19#define BFIN_BOOT_BYPASS 1 /* bypass bootrom */
20#define BFIN_BOOT_PARA 2 /* boot ldr out of parallel flash */
21#define BFIN_BOOT_SPI_MASTER 3 /* boot ldr out of serial flash */
22#define BFIN_BOOT_SPI_SLAVE 4 /* boot ldr as spi slave */
23#define BFIN_BOOT_TWI_MASTER 5 /* boot ldr over twi device */
24#define BFIN_BOOT_TWI_SLAVE 6 /* boot ldr over twi slave */
25#define BFIN_BOOT_UART 7 /* boot ldr over uart */
26#define BFIN_BOOT_IDLE 8 /* do nothing, just idle */
27#define BFIN_BOOT_FIFO 9 /* boot ldr out of FIFO */
28#define BFIN_BOOT_MEM 10 /* boot ldr out of memory (warmboot) */
29#define BFIN_BOOT_16HOST_DMA 11 /* boot ldr from 16-bit host dma */
30#define BFIN_BOOT_8HOST_DMA 12 /* boot ldr from 8-bit host dma */
Mike Frysinger244d2872008-08-07 13:17:03 -040031#define BFIN_BOOT_NAND 13 /* boot ldr from nand flash */
Mike Frysinger66c4cf42008-02-04 19:26:55 -050032
Mike Frysinger7e1bbd82009-01-06 06:16:19 -050033#ifndef __ASSEMBLY__
34static inline const char *get_bfin_boot_mode(int bfin_boot)
35{
36 switch (bfin_boot) {
37 case BFIN_BOOT_BYPASS: return "bypass";
38 case BFIN_BOOT_PARA: return "parallel flash";
39 case BFIN_BOOT_SPI_MASTER: return "spi flash";
40 case BFIN_BOOT_SPI_SLAVE: return "spi slave";
41 case BFIN_BOOT_TWI_MASTER: return "i2c flash";
42 case BFIN_BOOT_TWI_SLAVE: return "i2c slave";
43 case BFIN_BOOT_UART: return "uart";
44 case BFIN_BOOT_IDLE: return "idle";
45 case BFIN_BOOT_FIFO: return "fifo";
46 case BFIN_BOOT_MEM: return "memory";
47 case BFIN_BOOT_16HOST_DMA: return "16bit dma";
48 case BFIN_BOOT_8HOST_DMA: return "8bit dma";
49 case BFIN_BOOT_NAND: return "nand flash";
50 default: return "INVALID";
51 }
52}
53#endif
54
Mike Frysingera48e0ed2009-04-24 23:39:41 -040055/* Most bootroms allow for EVT1 redirection */
Mike Frysinger641b82b2009-05-26 02:51:57 -040056#if ((defined(__ADSPBF531__) || defined(__ADSPBF532__) || defined(__ADSPBF533__)) \
Mike Frysingera48e0ed2009-04-24 23:39:41 -040057 && __SILICON_REVISION__ < 3) || defined(__ADSPBF561__)
58# undef CONFIG_BFIN_BOOTROM_USES_EVT1
59#else
60# define CONFIG_BFIN_BOOTROM_USES_EVT1
61#endif
62
Mike Frysingere1387002009-01-13 11:00:29 -050063/* Define the default SPI CS used when booting out of SPI */
64#if defined(__ADSPBF531__) || defined(__ADSPBF532__) || defined(__ADSPBF533__) || \
65 defined(__ADSPBF538__) || defined(__ADSPBF539__) || defined(__ADSPBF561__) || \
66 defined(__ADSPBF51x__)
67# define BFIN_BOOT_SPI_SSEL 2
68#else
69# define BFIN_BOOT_SPI_SSEL 1
70#endif
71
Mike Frysingerc43f06d2010-09-20 17:54:09 -040072/* Define to get a GPIO CS with the Blackfin SPI controller */
73#define MAX_CTRL_CS 8
74
Mike Frysinger1cc853b2009-11-03 15:53:12 -050075/* There is no Blackfin/NetBSD port */
76#undef CONFIG_BOOTM_NETBSD
77
Mike Frysingere59bac52009-11-30 13:51:24 -050078/* We rarely use interrupts, so favor throughput over latency */
79#define CONFIG_BFIN_INS_LOWOVERHEAD
80
Mike Frysinger66c4cf42008-02-04 19:26:55 -050081#endif