blob: e192d06923361f108e11e8257170635f6ad6f8f1 [file] [log] [blame]
Stefan Roese99644742005-11-29 18:18:21 +01001/*
2 * (C) Copyright 2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 * John Otken, jotken@softadvances.com
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/************************************************************************
26 * luan.h - configuration for LUAN board
27 ***********************************************************************/
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
34#define CONFIG_LUAN 1 /* Board is Luan */
35#define CONFIG_440SP 1 /* Specific PPC440SP support */
36#define CONFIG_4xx 1 /* PPC4xx family */
37#define CONFIG_440 1
38#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
39
Stefan Roese05ac3032007-03-08 10:13:16 +010040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Stefan Roese99644742005-11-29 18:18:21 +010041#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
Stefan Roese05ac3032007-03-08 10:13:16 +010042#define CONFIG_ADD_RAM_INFO 1 /* Print additional info */
Stefan Roese99644742005-11-29 18:18:21 +010043
44/*-----------------------------------------------------------------------
45 * Base addresses -- Note these are effective addresses where the
46 * actual resources get mapped (not physical addresses)
47 *----------------------------------------------------------------------*/
48#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
49#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc */
50#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
51#define CFG_SDRAM_BASE 0x00000000 /* MUST be zero */
52
53#define CFG_LARGE_FLASH 0xffc00000 /* 4MB flash address CS0 */
54#define CFG_SMALL_FLASH 0xff900000 /* 1MB flash address CS2 */
55#define CFG_SRAM_BASE 0xff800000 /* 1MB SRAM address CS2 */
56#define CFG_EPLD_BASE 0xff000000 /* EPLD and FRAM CS1 */
57
58#define CFG_ISRAM_BASE 0xf8000000 /* internal 8k SRAM (L2 cache) */
59
60#define CFG_PERIPHERAL_BASE 0xf0000000 /* internal peripherals */
61
62#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
63#define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
64#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
65
66#if CFG_LARGE_FLASH == 0xffc00000
67#define CFG_FLASH_BASE CFG_LARGE_FLASH
68#else
69#define CFG_FLASH_BASE CFG_SMALL_FLASH
70#endif
71
72#undef CFG_DRAM_TEST
73#if CFG_SRAM_BASE
74#define CFG_KBYTES_SDRAM 1024*2
75#else
76#define CFG_KBYTES_SDRAM 1024
77#endif
78
79/*-----------------------------------------------------------------------
80 * Initial RAM & stack pointer (placed in SDRAM)
81 *----------------------------------------------------------------------*/
82#define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE
83#define CFG_INIT_RAM_END (8 << 10)
84#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
85#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
86#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
87
88/*-----------------------------------------------------------------------
89 * Serial Port
90 *----------------------------------------------------------------------*/
91#define CFG_EXT_SERIAL_CLOCK 11059200 /* external 11.059MHz clk */
92#define CONFIG_BAUDRATE 115200
93#undef CONFIG_SERIAL_MULTI
94#undef CONFIG_UART1_CONSOLE /* define if you want console on UART1 */
95
96#define CFG_BAUDRATE_TABLE \
97 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
98
99/*-----------------------------------------------------------------------
100 * Environment
101 *----------------------------------------------------------------------*/
102/*
103 * Define here the location of the environment variables (FLASH or EEPROM).
104 * Note: DENX encourages to use redundant environment in FLASH.
105 */
106#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
107
108/*-----------------------------------------------------------------------
109 * FLASH related
110 *----------------------------------------------------------------------*/
111#define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
112#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
113
114#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
115#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
116
117#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
118
119#define CFG_FLASH_ADDR0 0x555
120#define CFG_FLASH_ADDR1 0x2aa
121#define CFG_FLASH_WORD_SIZE unsigned char
122
123#ifdef CFG_ENV_IS_IN_FLASH
124#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
125#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
126#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
127
128/* Address and size of Redundant Environment Sector */
129#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
130#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
131#endif /* CFG_ENV_IS_IN_FLASH */
132
133/*-----------------------------------------------------------------------
134 * DDR SDRAM
135 *----------------------------------------------------------------------*/
Stefan Roese05ac3032007-03-08 10:13:16 +0100136#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
137#define SPD_EEPROM_ADDRESS {0x53, 0x52} /* SPD i2c spd addresses*/
Stefan Roese5abe5672007-06-01 13:45:24 +0200138#define CONFIG_DDR_ECC 1 /* with ECC support */
Stefan Roese99644742005-11-29 18:18:21 +0100139
140/*-----------------------------------------------------------------------
141 * I2C
142 *----------------------------------------------------------------------*/
143#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
144#undef CONFIG_SOFT_I2C /* I2C bit-banged */
145#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
146#define CFG_I2C_SLAVE 0x7F
147
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200148#define CFG_I2C_MULTI_EEPROMS
149#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
150#define CFG_I2C_EEPROM_ADDR_LEN 1
151#define CFG_EEPROM_PAGE_WRITE_ENABLE
152#define CFG_EEPROM_PAGE_WRITE_BITS 3
153#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
154
Stefan Roese99644742005-11-29 18:18:21 +0100155#define CONFIG_PREBOOT "echo;" \
156 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
157 "echo"
158
159#undef CONFIG_BOOTARGS
160
161#define CONFIG_EXTRA_ENV_SETTINGS \
162 "netdev=eth0\0" \
163 "hostname=luan\0" \
164 "nfsargs=setenv bootargs root=/dev/nfs rw " \
165 "nfsroot=$(serverip):$(rootpath)\0" \
166 "ramargs=setenv bootargs root=/dev/ram rw\0" \
167 "addip=setenv bootargs $(bootargs) " \
168 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
169 ":$(hostname):$(netdev):off panic=1\0" \
170 "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\
171 "flash_nfs=run nfsargs addip addtty;" \
172 "bootm $(kernel_addr)\0" \
173 "flash_self=run ramargs addip addtty;" \
174 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
175 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip addtty;" \
176 "bootm\0" \
177 "rootpath=/opt/eldk/ppc_4xx\0" \
178 "bootfile=/tftpboot/luan/uImage\0" \
179 "kernel_addr=fc000000\0" \
180 "ramdisk_addr=fc100000\0" \
Stefan Roesea05e1992007-02-07 16:51:08 +0100181 "initrd_high=30000000\0" \
Stefan Roese99644742005-11-29 18:18:21 +0100182 "load=tftp 100000 /tftpboot/luan/u-boot.bin\0" \
183 "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
184 "cp.b 100000 fffc0000 40000;" \
185 "setenv filesize;saveenv\0" \
186 "upd=run load;run update\0" \
187 ""
188#define CONFIG_BOOTCOMMAND "run flash_self"
189
190#if 0
191#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
192#else
193#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
194#endif
195
196#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
197#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
198
199#define CONFIG_MII 1 /* MII PHY management */
200#define CONFIG_PHY_ADDR 1
201#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
202#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
203
204#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
205
206#define CONFIG_NETCONSOLE /* include NetConsole support */
207#define CONFIG_NET_MULTI /* needed for NetConsole */
208
Stefan Roese99644742005-11-29 18:18:21 +0100209#ifdef DEBUG
210#define CONFIG_PANIC_HANG
211#else
212#define CONFIG_HW_WATCHDOG /* watchdog */
213#endif
214
215#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
216 CFG_CMD_ASKENV | \
Stefan Roese99644742005-11-29 18:18:21 +0100217 CFG_CMD_DHCP | \
Stefan Roese99644742005-11-29 18:18:21 +0100218 CFG_CMD_ELF | \
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200219 CFG_CMD_EEPROM | \
Stefan Roese99644742005-11-29 18:18:21 +0100220 CFG_CMD_I2C | \
221 CFG_CMD_IRQ | \
222 CFG_CMD_MII | \
223 CFG_CMD_NET | \
224 CFG_CMD_NFS | \
225 CFG_CMD_PCI | \
226 CFG_CMD_PING | \
227 CFG_CMD_REGINFO | \
Stefan Roese99644742005-11-29 18:18:21 +0100228 CFG_CMD_SDRAM | \
229 0)
230
231/* this must be included AFTER the definition of CONFIG_COMMANDS */
232#include <cmd_confdefs.h>
233
234/*
235 * Miscellaneous configurable options
236 */
237#define CFG_LONGHELP /* undef to save memory */
238#define CFG_PROMPT "=> " /* Monitor Command Prompt */
239#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
240#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
241#else
242#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
243#endif
244#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
245#define CFG_MAXARGS 16 /* max number of command args */
246#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
247
248#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
249#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
250
251#define CFG_LOAD_ADDR 0x100000 /* default load address */
252#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
253#undef CONFIG_LYNXKDI /* support kdi files */
254
255#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
256
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200257#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
258#define CONFIG_LOOPW 1 /* enable loopw command */
259#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
260#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
261#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
262
Stefan Roese99644742005-11-29 18:18:21 +0100263/*-----------------------------------------------------------------------
264 * PCI stuff
265 *-----------------------------------------------------------------------
266 */
267#if (CONFIG_COMMANDS & CFG_CMD_PCI)
268
269/* General PCI */
270#define CONFIG_PCI /* include pci support */
271#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
272#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
273
274/* Board-specific PCI */
Stefan Roese99644742005-11-29 18:18:21 +0100275#define CFG_PCI_TARGET_INIT
276#undef CFG_PCI_MASTER_INIT
277
278#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
279#define CFG_PCI_SUBSYS_DEVICEID 0x4403 /* whatever */
280
281#endif /* CONFIG_COMMANDS & CFG_CMD_PCI */
282
283/*
284 * For booting Linux, the board info and command line data
285 * have to be in the first 8 MB of memory, since this is
286 * the maximum mapped by the Linux kernel during initialization.
287 */
288#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
289
290/*-----------------------------------------------------------------------
291 * Cache Configuration
292 */
293#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
294#define CFG_CACHELINE_SIZE 32 /* ... */
295#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
296#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
297#endif
298
299/*
300 * Internal Definitions
301 *
302 * Boot Flags
303 */
304#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
305#define BOOTFLAG_WARM 0x02 /* Software reboot */
306
307#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
308#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
309#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
310#endif
311
312#endif /* __CONFIG_H */