blob: c1822b713d144d878922007f5774ccd277832f1a [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <asm/arch/at91_common.h>
27#include <asm/arch/at91_pmc.h>
28#include <asm/arch/gpio.h>
29#include <asm/arch/io.h>
30
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020031/*
32 * if CONFIG_AT91_GPIO_PULLUP ist set, keep pullups on on all
33 * peripheral pins. Good to have if hardware is soldered optionally
34 * or in case of SPI no slave is selected. Avoid lines to float
35 * needlessly. Use a short local PUP define.
36 *
37 * Due to errata "TXD floats when CTS is inactive" pullups are always
38 * on for TXD pins.
39 */
40#ifdef CONFIG_AT91_GPIO_PULLUP
41# define PUP CONFIG_AT91_GPIO_PULLUP
42#else
43# define PUP 0
44#endif
45
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020046void at91_serial0_hw_init(void)
47{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010048 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
49
Jens Scharsigb49d15c2010-02-03 22:46:46 +010050 at91_set_a_periph(AT91_PIO_PORTB, 4, 1); /* TXD0 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020051 at91_set_a_periph(AT91_PIO_PORTB, 5, PUP); /* RXD0 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010052 writel(1 << AT91SAM9260_ID_US0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020053}
54
55void at91_serial1_hw_init(void)
56{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010057 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
58
Jens Scharsigb49d15c2010-02-03 22:46:46 +010059 at91_set_a_periph(AT91_PIO_PORTB, 6, 1); /* TXD1 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020060 at91_set_a_periph(AT91_PIO_PORTB, 7, PUP); /* RXD1 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010061 writel(1 << AT91SAM9260_ID_US1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020062}
63
64void at91_serial2_hw_init(void)
65{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010066 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
67
Jens Scharsigb49d15c2010-02-03 22:46:46 +010068 at91_set_a_periph(AT91_PIO_PORTB, 8, 1); /* TXD2 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020069 at91_set_a_periph(AT91_PIO_PORTB, 9, PUP); /* RXD2 */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010070 writel(1 << AT91SAM9260_ID_US2, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020071}
72
73void at91_serial3_hw_init(void)
74{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010075 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
76
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020077 at91_set_a_periph(AT91_PIO_PORTB, 14, PUP); /* DRXD */
Jens Scharsigb49d15c2010-02-03 22:46:46 +010078 at91_set_a_periph(AT91_PIO_PORTB, 15, 1); /* DTXD */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010079 writel(1 << AT91_ID_SYS, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020080}
81
82void at91_serial_hw_init(void)
83{
84#ifdef CONFIG_USART0
85 at91_serial0_hw_init();
86#endif
87
88#ifdef CONFIG_USART1
89 at91_serial1_hw_init();
90#endif
91
92#ifdef CONFIG_USART2
93 at91_serial2_hw_init();
94#endif
95
96#ifdef CONFIG_USART3 /* DBGU */
97 at91_serial3_hw_init();
98#endif
99}
100
Albin Tonnerre4f572d82009-08-24 18:03:26 +0200101#if defined(CONFIG_HAS_DATAFLASH) || defined(CONFIG_ATMEL_SPI)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200102void at91_spi0_hw_init(unsigned long cs_mask)
103{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100104 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
105
Reinhard Meyer6348f1d2010-08-25 12:32:53 +0200106 at91_set_a_periph(AT91_PIO_PORTA, 0, PUP); /* SPI0_MISO */
107 at91_set_a_periph(AT91_PIO_PORTA, 1, PUP); /* SPI0_MOSI */
108 at91_set_a_periph(AT91_PIO_PORTA, 2, PUP); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200109
110 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100111 writel(1 << AT91SAM9260_ID_SPI0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200112
113 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100114 at91_set_a_periph(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200115 }
116 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100117 at91_set_b_periph(AT91_PIO_PORTC, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200118 }
119 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100120 at91_set_b_periph(AT91_PIO_PORTC, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200121 }
122 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100123 at91_set_b_periph(AT91_PIO_PORTC, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200124 }
125 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100126 at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200127 }
128 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100129 at91_set_pio_output(AT91_PIO_PORTC, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200130 }
131 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100132 at91_set_pio_output(AT91_PIO_PORTC, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200133 }
134 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100135 at91_set_pio_output(AT91_PIO_PORTC, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200136 }
137}
138
139void at91_spi1_hw_init(unsigned long cs_mask)
140{
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100141 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
142
Reinhard Meyer6348f1d2010-08-25 12:32:53 +0200143 at91_set_a_periph(AT91_PIO_PORTB, 0, PUP); /* SPI1_MISO */
144 at91_set_a_periph(AT91_PIO_PORTB, 1, PUP); /* SPI1_MOSI */
145 at91_set_a_periph(AT91_PIO_PORTB, 2, PUP); /* SPI1_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200146
147 /* Enable clock */
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100148 writel(1 << AT91SAM9260_ID_SPI1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200149
150 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100151 at91_set_a_periph(AT91_PIO_PORTB, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200152 }
153 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100154 at91_set_b_periph(AT91_PIO_PORTC, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200155 }
156 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100157 at91_set_b_periph(AT91_PIO_PORTC, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200158 }
159 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100160 at91_set_pio_output(AT91_PIO_PORTC, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200161 }
162 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100163 at91_set_pio_output(AT91_PIO_PORTB, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200164 }
165 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100166 at91_set_pio_output(AT91_PIO_PORTC, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200167 }
168 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100169 at91_set_pio_output(AT91_PIO_PORTC, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200170 }
171 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100172 at91_set_pio_output(AT91_PIO_PORTC, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200173 }
174}
175#endif
176
177#ifdef CONFIG_MACB
178void at91_macb_hw_init(void)
179{
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100180 at91_set_a_periph(AT91_PIO_PORTA, 19, 0); /* ETXCK_EREFCK */
181 at91_set_a_periph(AT91_PIO_PORTA, 17, 0); /* ERXDV */
182 at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* ERX0 */
183 at91_set_a_periph(AT91_PIO_PORTA, 15, 0); /* ERX1 */
184 at91_set_a_periph(AT91_PIO_PORTA, 18, 0); /* ERXER */
185 at91_set_a_periph(AT91_PIO_PORTA, 16, 0); /* ETXEN */
186 at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* ETX0 */
187 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* ETX1 */
188 at91_set_a_periph(AT91_PIO_PORTA, 21, 0); /* EMDIO */
189 at91_set_a_periph(AT91_PIO_PORTA, 20, 0); /* EMDC */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200190
191#ifndef CONFIG_RMII
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100192 at91_set_b_periph(AT91_PIO_PORTA, 28, 0); /* ECRS */
193 at91_set_b_periph(AT91_PIO_PORTA, 29, 0); /* ECOL */
194 at91_set_b_periph(AT91_PIO_PORTA, 25, 0); /* ERX2 */
195 at91_set_b_periph(AT91_PIO_PORTA, 26, 0); /* ERX3 */
196 at91_set_b_periph(AT91_PIO_PORTA, 27, 0); /* ERXCK */
Jean-Christophe PLAGNIOL-VILLARD56dc2fd2009-05-16 10:02:05 +0200197#if defined(CONFIG_AT91SAM9260EK) || defined(CONFIG_AFEB9260)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200198 /*
199 * use PA10, PA11 for ETX2, ETX3.
200 * PA23 and PA24 are for TWI EEPROM
201 */
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100202 at91_set_b_periph(AT91_PIO_PORTA, 10, 0); /* ETX2 */
203 at91_set_b_periph(AT91_PIO_PORTA, 11, 0); /* ETX3 */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200204#else
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100205 at91_set_b_periph(AT91_PIO_PORTA, 23, 0); /* ETX2 */
206 at91_set_b_periph(AT91_PIO_PORTA, 24, 0); /* ETX3 */
Reinhard Meyer146775f2010-12-01 05:49:53 +0100207#if defined(CONFIG_AT91SAM9G20)
208 /* 9G20 BOOT ROM initializes those pins to multi-drive, undo that */
209 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 0);
210 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 0);
211#endif
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200212#endif
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100213 at91_set_b_periph(AT91_PIO_PORTA, 22, 0); /* ETXER */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200214#endif
215}
216#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200217
218#if defined(CONFIG_ATMEL_MCI) || defined(CONFIG_GENERIC_ATMEL_MCI)
219void at91_mci_hw_init(void)
220{
221 at91_set_a_periph(AT91_PIO_PORTA, 8, 1); /* MCCK */
222#if defined(CONFIG_ATMEL_MCI_PORTB)
223 at91_set_b_periph(AT91_PIO_PORTA, 1, 1); /* MCCDB */
224 at91_set_b_periph(AT91_PIO_PORTA, 0, 1); /* MCDB0 */
225 at91_set_b_periph(AT91_PIO_PORTA, 5, 1); /* MCDB1 */
226 at91_set_b_periph(AT91_PIO_PORTA, 4, 1); /* MCDB2 */
227 at91_set_b_periph(AT91_PIO_PORTA, 3, 1); /* MCDB3 */
228#else
229 at91_set_a_periph(AT91_PIO_PORTA, 7, 1); /* MCCDA */
230 at91_set_a_periph(AT91_PIO_PORTA, 6, 1); /* MCDA0 */
231 at91_set_a_periph(AT91_PIO_PORTA, 9, 1); /* MCDA1 */
232 at91_set_a_periph(AT91_PIO_PORTA, 10, 1); /* MCDA2 */
233 at91_set_a_periph(AT91_PIO_PORTA, 11, 1); /* MCDA3 */
234#endif
235}
236#endif