Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 2 | /* |
| 3 | * Keystone2: DDR3 initialization |
| 4 | * |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 5 | * (C) Copyright 2014-2015 |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 6 | * Texas Instruments Incorporated, <www.ti.com> |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
| 10 | #include "ddr3_cfg.h" |
| 11 | #include <asm/arch/ddr3.h> |
| 12 | |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 13 | static struct pll_init_data ddr3_400 = DDR3_PLL_400; |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 14 | static struct pll_init_data ddr3_333 = DDR3_PLL_333; |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 15 | |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 16 | u32 ddr3_init(void) |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 17 | { |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 18 | struct ddr3_spd_cb spd_cb; |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 19 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 20 | if (ddr3_get_dimm_params_from_spd(&spd_cb)) { |
| 21 | printf("Sorry, I don't know how to configure DDR3A.\n" |
| 22 | "Bye :(\n"); |
| 23 | for (;;) |
| 24 | ; |
| 25 | } |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 26 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 27 | printf("Detected SO-DIMM [%s]\n", spd_cb.dimm_name); |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 28 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 29 | printf("DDR3 speed %d\n", spd_cb.ddrspdclock); |
| 30 | if (spd_cb.ddrspdclock == 1600) |
| 31 | init_pll(&ddr3_400); |
| 32 | else |
| 33 | init_pll(&ddr3_333); |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 34 | |
| 35 | /* Reset DDR3 PHY after PLL enabled */ |
| 36 | ddr3_reset_ddrphy(); |
| 37 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 38 | spd_cb.phy_cfg.zq0cr1 |= 0x10000; |
| 39 | spd_cb.phy_cfg.zq1cr1 |= 0x10000; |
| 40 | spd_cb.phy_cfg.zq2cr1 |= 0x10000; |
| 41 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &spd_cb.phy_cfg); |
| 42 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &spd_cb.emif_cfg); |
| 43 | |
| 44 | printf("DRAM: %d GiB\n", spd_cb.ddr_size_gbyte); |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 45 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 46 | return (u32)spd_cb.ddr_size_gbyte; |
Hao Zhang | 82be013 | 2014-07-16 00:59:27 +0300 | [diff] [blame] | 47 | } |