wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003-2005 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
| 27 | /* |
| 28 | * High Level Configuration Options |
| 29 | * (easy to change) |
| 30 | */ |
| 31 | |
| 32 | #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */ |
| 33 | #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */ |
| 34 | #define CONFIG_HMI1001 1 /* HMI1001 board */ |
| 35 | |
| 36 | #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */ |
| 37 | |
| 38 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 39 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 40 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 41 | #define CONFIG_BOARD_EARLY_INIT_R |
| 42 | |
| 43 | /* |
| 44 | * Serial console configuration |
| 45 | */ |
| 46 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */ |
| 47 | #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */ |
| 48 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 49 | |
Wolfgang Denk | 7d5b522 | 2005-07-21 15:23:29 +0200 | [diff] [blame] | 50 | /* Partitions */ |
| 51 | #define CONFIG_DOS_PARTITION |
| 52 | |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 53 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 54 | /* |
Jon Loeliger | 140b69c | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 55 | * BOOTP options |
| 56 | */ |
| 57 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 58 | #define CONFIG_BOOTP_BOOTPATH |
| 59 | #define CONFIG_BOOTP_GATEWAY |
| 60 | #define CONFIG_BOOTP_HOSTNAME |
| 61 | |
| 62 | |
| 63 | /* |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 64 | * Command line configuration. |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 65 | */ |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 66 | #include <config_cmd_default.h> |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 67 | |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 68 | #define CONFIG_CMD_DATE |
| 69 | #define CONFIG_CMD_DISPLAY |
| 70 | #define CONFIG_CMD_DHCP |
| 71 | #define CONFIG_CMD_EEPROM |
| 72 | #define CONFIG_CMD_I2C |
| 73 | #define CONFIG_CMD_IDE |
| 74 | #define CONFIG_CMD_NFS |
| 75 | #define CONFIG_CMD_PCI |
| 76 | #define CONFIG_CMD_SNTP |
| 77 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 78 | |
| 79 | #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */ |
| 80 | |
| 81 | #if (TEXT_BASE == 0xFFF00000) /* Boot low */ |
| 82 | # define CFG_LOWBOOT 1 |
| 83 | #endif |
| 84 | |
| 85 | /* |
| 86 | * Autobooting |
| 87 | */ |
| 88 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 89 | |
| 90 | #define CONFIG_PREBOOT "echo;" \ |
| 91 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ |
| 92 | "echo" |
| 93 | |
| 94 | #undef CONFIG_BOOTARGS |
| 95 | |
| 96 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 97 | "netdev=eth0\0" \ |
| 98 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 99 | "nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 100 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 101 | "addip=setenv bootargs ${bootargs} " \ |
| 102 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 103 | ":${hostname}:${netdev}:off panic=1\0" \ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 104 | "flash_nfs=run nfsargs addip;" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 105 | "bootm ${kernel_addr}\0" \ |
| 106 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 107 | "rootpath=/opt/eldk/ppc_82xx\0" \ |
| 108 | "" |
| 109 | |
| 110 | #define CONFIG_BOOTCOMMAND "run net_nfs" |
| 111 | |
Wolfgang Denk | f8f7707 | 2005-08-30 13:04:12 +0200 | [diff] [blame] | 112 | #define CONFIG_MISC_INIT_R 1 |
| 113 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 114 | /* |
| 115 | * IPB Bus clocking configuration. |
| 116 | */ |
Bartlomiej Sieka | a01420c | 2007-05-27 16:53:43 +0200 | [diff] [blame] | 117 | #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 118 | |
| 119 | /* |
wdenk | a2b932d | 2005-06-27 13:30:03 +0000 | [diff] [blame] | 120 | * I2C configuration |
| 121 | */ |
| 122 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 123 | #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */ |
| 124 | |
| 125 | #define CFG_I2C_SPEED 100000 /* 100 kHz */ |
| 126 | #define CFG_I2C_SLAVE 0x7F |
| 127 | |
| 128 | /* |
| 129 | * EEPROM configuration |
| 130 | */ |
| 131 | #define CFG_I2C_EEPROM_ADDR 0x58 |
| 132 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 133 | #define CFG_EEPROM_PAGE_WRITE_BITS 4 |
| 134 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 |
| 135 | |
| 136 | /* |
| 137 | * RTC configuration |
| 138 | */ |
| 139 | #define CONFIG_RTC_PCF8563 |
| 140 | #define CFG_I2C_RTC_ADDR 0x51 |
| 141 | |
| 142 | /* |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 143 | * Flash configuration |
| 144 | */ |
| 145 | #define CFG_FLASH_BASE 0xFF800000 |
| 146 | |
| 147 | #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */ |
| 148 | #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */ |
| 149 | |
| 150 | #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */ |
| 151 | #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks |
| 152 | (= chip selects) */ |
| 153 | #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 154 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 155 | |
| 156 | #define CFG_FLASH_CFI_DRIVER |
| 157 | #define CFG_FLASH_CFI |
| 158 | #define CFG_FLASH_EMPTY_INFO |
| 159 | #define CFG_FLASH_CFI_AMD_RESET |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 160 | |
| 161 | /* |
| 162 | * Environment settings |
| 163 | */ |
| 164 | #define CFG_ENV_IS_IN_FLASH 1 |
| 165 | #define CFG_ENV_SIZE 0x4000 |
| 166 | #define CFG_ENV_SECT_SIZE 0x20000 |
wdenk | b6f9d3c | 2005-06-20 10:28:38 +0000 | [diff] [blame] | 167 | #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE) |
| 168 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 169 | |
| 170 | /* |
| 171 | * Memory map |
| 172 | */ |
| 173 | #define CFG_MBAR 0xF0000000 |
| 174 | #define CFG_SDRAM_BASE 0x00000000 |
| 175 | #define CFG_DEFAULT_MBAR 0x80000000 |
Wolfgang Denk | f8f7707 | 2005-08-30 13:04:12 +0200 | [diff] [blame] | 176 | #define CFG_DISPLAY_BASE 0x80600000 |
| 177 | #define CFG_STATUS1_BASE 0x80600200 |
| 178 | #define CFG_STATUS2_BASE 0x80600300 |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 179 | |
| 180 | /* Settings for XLB = 132 MHz */ |
| 181 | #define SDRAM_DDR 1 |
| 182 | #define SDRAM_MODE 0x018D0000 |
| 183 | #define SDRAM_EMODE 0x40090000 |
| 184 | #define SDRAM_CONTROL 0x714f0f00 |
| 185 | #define SDRAM_CONFIG1 0x73722930 |
| 186 | #define SDRAM_CONFIG2 0x47770000 |
| 187 | #define SDRAM_TAPDELAY 0x10000000 |
| 188 | |
| 189 | /* Use ON-Chip SRAM until RAM will be available */ |
| 190 | #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM |
| 191 | #ifdef CONFIG_POST |
| 192 | /* preserve space for the post_word at end of on-chip SRAM */ |
| 193 | #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE |
| 194 | #else |
| 195 | #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE |
| 196 | #endif |
| 197 | |
| 198 | |
| 199 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 200 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 201 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 202 | |
| 203 | #define CFG_MONITOR_BASE TEXT_BASE |
| 204 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 205 | # define CFG_RAMBOOT 1 |
| 206 | #endif |
| 207 | |
| 208 | #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
wdenk | a2b932d | 2005-06-27 13:30:03 +0000 | [diff] [blame] | 209 | #define CFG_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 210 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 211 | |
| 212 | /* |
| 213 | * Ethernet configuration |
| 214 | */ |
| 215 | #define CONFIG_MPC5xxx_FEC 1 |
| 216 | #define CONFIG_PHY_ADDR 0x00 |
Wolfgang Denk | de7e164 | 2007-03-07 16:19:46 +0100 | [diff] [blame] | 217 | #define CONFIG_MII 1 /* MII PHY management */ |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 218 | |
| 219 | /* |
| 220 | * GPIO configuration |
| 221 | */ |
| 222 | #define CFG_GPS_PORT_CONFIG 0x01051004 |
| 223 | |
| 224 | /* |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 225 | * Miscellaneous configurable options |
| 226 | */ |
| 227 | #define CFG_LONGHELP /* undef to save memory */ |
| 228 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 229 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 230 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 231 | #else |
| 232 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 233 | #endif |
| 234 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 235 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 236 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 237 | |
Jon Loeliger | 0c6d5ce | 2007-07-04 22:32:25 -0500 | [diff] [blame] | 238 | #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */ |
| 239 | #if defined(CONFIG_CMD_KGDB) |
| 240 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 241 | #endif |
| 242 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 243 | /* Enable an alternate, more extensive memory test */ |
| 244 | #define CFG_ALT_MEMTEST |
| 245 | |
| 246 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ |
| 247 | #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
| 248 | |
| 249 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 250 | |
| 251 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 252 | |
| 253 | /* |
Jon Loeliger | 140b69c | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 254 | * Enable loopw command. |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 255 | */ |
| 256 | #define CONFIG_LOOPW |
| 257 | |
| 258 | /* |
| 259 | * Various low-level settings |
| 260 | */ |
| 261 | #if defined(CONFIG_MPC5200) |
| 262 | #define CFG_HID0_INIT HID0_ICE | HID0_ICFI |
| 263 | #define CFG_HID0_FINAL HID0_ICE |
| 264 | #else |
| 265 | #define CFG_HID0_INIT 0 |
| 266 | #define CFG_HID0_FINAL 0 |
| 267 | #endif |
| 268 | |
| 269 | #define CFG_BOOTCS_START CFG_FLASH_BASE |
| 270 | #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE |
| 271 | #define CFG_BOOTCS_CFG 0x0004FB00 |
| 272 | #define CFG_CS0_START CFG_FLASH_BASE |
| 273 | #define CFG_CS0_SIZE CFG_FLASH_SIZE |
| 274 | |
| 275 | /* 8Mbit SRAM @0x80100000 */ |
| 276 | #define CFG_CS1_START 0x80100000 |
| 277 | #define CFG_CS1_SIZE 0x00100000 |
| 278 | #define CFG_CS1_CFG 0x19B00 |
| 279 | |
| 280 | /* FRAM 32Kbyte @0x80700000 */ |
| 281 | #define CFG_CS2_START 0x80700000 |
| 282 | #define CFG_CS2_SIZE 0x00008000 |
| 283 | #define CFG_CS2_CFG 0x19800 |
| 284 | |
| 285 | /* Display H1, Status Inputs, EPLD @0x80600000 */ |
| 286 | #define CFG_CS3_START 0x80600000 |
Wolfgang Denk | f8f7707 | 2005-08-30 13:04:12 +0200 | [diff] [blame] | 287 | #define CFG_CS3_SIZE 0x00100000 |
Wolfgang Denk | 240e5d7 | 2005-08-30 13:43:18 +0200 | [diff] [blame] | 288 | #define CFG_CS3_CFG 0x00019800 |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 289 | |
| 290 | #define CFG_CS_BURST 0x00000000 |
| 291 | #define CFG_CS_DEADCYCLE 0x33333333 |
| 292 | |
Wolfgang Denk | 7d5b522 | 2005-07-21 15:23:29 +0200 | [diff] [blame] | 293 | /*----------------------------------------------------------------------- |
| 294 | * IDE/ATA stuff Supports IDE harddisk |
| 295 | *----------------------------------------------------------------------- |
| 296 | */ |
| 297 | |
| 298 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ |
| 299 | |
| 300 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 301 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 302 | |
| 303 | #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 304 | #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */ |
| 305 | |
Wolfgang Denk | 298fed2 | 2005-08-10 10:06:25 +0200 | [diff] [blame] | 306 | #define CONFIG_IDE_PREINIT 1 |
| 307 | |
Wolfgang Denk | 7d5b522 | 2005-07-21 15:23:29 +0200 | [diff] [blame] | 308 | #define CFG_ATA_IDE0_OFFSET 0x0000 |
| 309 | |
| 310 | #define CFG_ATA_BASE_ADDR MPC5XXX_ATA |
| 311 | |
| 312 | /* Offset for data I/O */ |
| 313 | #define CFG_ATA_DATA_OFFSET (0x0060) |
| 314 | |
| 315 | /* Offset for normal register accesses */ |
| 316 | #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) |
| 317 | |
| 318 | /* Offset for alternate registers */ |
| 319 | #define CFG_ATA_ALT_OFFSET (0x005C) |
| 320 | |
| 321 | /* Interval between registers */ |
| 322 | #define CFG_ATA_STRIDE 4 |
| 323 | |
| 324 | #define CONFIG_ATAPI 1 |
| 325 | |
Wolfgang Denk | c6b0fb8 | 2005-09-03 01:21:50 +0200 | [diff] [blame] | 326 | #define CONFIG_VIDEO_SMI_LYNXEM |
| 327 | #define CONFIG_CFB_CONSOLE |
| 328 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 329 | #define CONFIG_VIDEO_LOGO |
| 330 | |
Wolfgang Denk | c10023e | 2005-08-16 15:17:53 +0200 | [diff] [blame] | 331 | /* |
| 332 | * PCI Mapping: |
| 333 | * 0x40000000 - 0x4fffffff - PCI Memory |
| 334 | * 0x50000000 - 0x50ffffff - PCI IO Space |
| 335 | */ |
| 336 | #define CONFIG_PCI 1 |
| 337 | #define CONFIG_PCI_PNP 1 |
| 338 | #define CONFIG_PCI_SCAN_SHOW 1 |
| 339 | |
| 340 | #define CONFIG_PCI_MEM_BUS 0x40000000 |
| 341 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS |
| 342 | #define CONFIG_PCI_MEM_SIZE 0x10000000 |
| 343 | |
| 344 | #define CONFIG_PCI_IO_BUS 0x50000000 |
| 345 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS |
| 346 | #define CONFIG_PCI_IO_SIZE 0x01000000 |
| 347 | |
Wolfgang Denk | c6b0fb8 | 2005-09-03 01:21:50 +0200 | [diff] [blame] | 348 | #define CFG_ISA_IO CONFIG_PCI_IO_BUS |
| 349 | |
Wolfgang Denk | f8f7707 | 2005-08-30 13:04:12 +0200 | [diff] [blame] | 350 | /*---------------------------------------------------------------------*/ |
| 351 | /* Display addresses */ |
| 352 | /*---------------------------------------------------------------------*/ |
| 353 | |
| 354 | #define CFG_DISP_CHR_RAM (CFG_DISPLAY_BASE + 0x38) |
| 355 | #define CFG_DISP_CWORD (CFG_DISPLAY_BASE + 0x30) |
| 356 | |
wdenk | 8d414a7 | 2005-06-10 10:00:19 +0000 | [diff] [blame] | 357 | #endif /* __CONFIG_H */ |