blob: ab875f036c9c1122ae6e4d0145eaf9fc8260e72d [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
39#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050041
Jon Loeliger5c8aa972006-04-26 17:58:56 -050042#ifdef RUN_DIAG
43#define CFG_DIAG_ADDR 0xff800000
44#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050045
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046#define CFG_RESET_ADDRESS 0xfff00100
47
Ed Swarthout91080f72007-08-02 14:09:49 -050048#define CONFIG_PCI 1 /* Enable PCI/PCIE */
49#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
50#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
51#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050052
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053#define CONFIG_TSEC_ENET /* tsec ethernet support */
54#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050055
Jon Loeliger4982cda2006-05-09 08:23:49 -050056#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeliger465b9d82006-04-27 10:15:16 -050057#undef CONFIG_DDR_DLL /* possible DLL fix needed */
58#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050059#define CONFIG_DDR_ECC /* only for ECC DDR module */
60#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
61#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Jon Loeliger598e1722006-05-19 13:26:34 -050062#define CONFIG_NUM_DDR_CONTROLLERS 2
63/* #define CONFIG_DDR_INTERLEAVE 1 */
64#define CACHE_LINE_INTERLEAVING 0x20000000
65#define PAGE_INTERLEAVING 0x21000000
66#define BANK_INTERLEAVING 0x22000000
67#define SUPER_BANK_INTERLEAVING 0x23000000
68
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069
Jon Loeliger465b9d82006-04-27 10:15:16 -050070#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071
Jon Loeliger465b9d82006-04-27 10:15:16 -050072/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073 * L2CR setup -- make sure this is right for your board!
74 */
Jon Loeliger465b9d82006-04-27 10:15:16 -050075#define CFG_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076#define L2_INIT 0
77#define L2_ENABLE (L2CR_L2E)
78
79#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050080#ifndef __ASSEMBLY__
81extern unsigned long get_board_sys_clk(unsigned long dummy);
82#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
84#endif
85
Jon Loeliger5c8aa972006-04-26 17:58:56 -050086#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
87
88#undef CFG_DRAM_TEST /* memory test, takes time */
89#define CFG_MEMTEST_START 0x00200000 /* memtest region */
90#define CFG_MEMTEST_END 0x00400000
91
Jon Loeliger5c8aa972006-04-26 17:58:56 -050092/*
93 * Base addresses -- Note these are effective addresses where the
94 * actual resources get mapped (not physical addresses)
95 */
96#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
97#define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
98#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
99
Ed Swarthout91080f72007-08-02 14:09:49 -0500100#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
101#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
102
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500103/*
104 * DDR Setup
105 */
106#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
107#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500108#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500109
110#define MPC86xx_DDR_SDRAM_CLK_CNTL
111
112#if defined(CONFIG_SPD_EEPROM)
113 /*
114 * Determine DDR configuration from I2C interface.
115 */
Jon Loeliger598e1722006-05-19 13:26:34 -0500116 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
117 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
118 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
119 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
121#else
122 /*
Jon Loeliger4982cda2006-05-09 08:23:49 -0500123 * Manually set up DDR1 parameters
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124 */
125
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500126 #define CFG_SDRAM_SIZE 256 /* DDR is 256MB */
127
128 #define CFG_DDR_CS0_BNDS 0x0000000F
129 #define CFG_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
130 #define CFG_DDR_EXT_REFRESH 0x00000000
131 #define CFG_DDR_TIMING_0 0x00260802
132 #define CFG_DDR_TIMING_1 0x39357322
133 #define CFG_DDR_TIMING_2 0x14904cc8
134 #define CFG_DDR_MODE_1 0x00480432
135 #define CFG_DDR_MODE_2 0x00000000
136 #define CFG_DDR_INTERVAL 0x06090100
137 #define CFG_DDR_DATA_INIT 0xdeadbeef
138 #define CFG_DDR_CLK_CTRL 0x03800000
Jon Loeliger465b9d82006-04-27 10:15:16 -0500139 #define CFG_DDR_OCD_CTRL 0x00000000
140 #define CFG_DDR_OCD_STATUS 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500141 #define CFG_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500142 #define CFG_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Jon Loeliger4982cda2006-05-09 08:23:49 -0500144 /* Not used in fixed_sdram function */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500145
146 #define CFG_DDR_MODE 0x00000022
147 #define CFG_DDR_CS1_BNDS 0x00000000
Jon Loeliger4982cda2006-05-09 08:23:49 -0500148 #define CFG_DDR_CS2_BNDS 0x00000FFF /* Not done */
149 #define CFG_DDR_CS3_BNDS 0x00000FFF /* Not done */
150 #define CFG_DDR_CS4_BNDS 0x00000FFF /* Not done */
151 #define CFG_DDR_CS5_BNDS 0x00000FFF /* Not done */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152#endif
153
Haiying Wang34c68782006-07-12 10:48:05 -0400154#define CFG_ID_EEPROM 1
Jon Loeliger4eab6232008-01-15 13:42:41 -0600155#ifdef CFG_ID_EEPROM
156#define CONFIG_ID_EEPROM
157#endif
Haiying Wang34c68782006-07-12 10:48:05 -0400158#define ID_EEPROM_ADDR 0x57
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500159
160/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500161 * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
162 * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500163 * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
164 * However, when u-boot comes up, the flash_init needs hard start addresses
Jon Loeliger20836d42006-05-19 13:22:44 -0500165 * to build its info table. For user convenience, the flash addresses is
166 * fe800000 and ff800000. That way, u-boot knows where the flash is
167 * and the user can download u-boot code from promjet to fef00000, a
168 * more intuitive location than fe700000.
169 *
170 * Note that, on switching the boot location, fef00000 becomes fff00000.
Jon Loeliger465b9d82006-04-27 10:15:16 -0500171 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500172#define CFG_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500173#define CFG_FLASH_BASE2 0xff800000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500174
175#define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
176
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500177#define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */
178#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
179
180#define CFG_BR1_PRELIM 0xfe001001 /* port size 16bit */
181#define CFG_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
182
183#define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
184#define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
185
186#define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
187#define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
188
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500189
Kim Phillips53b34982007-08-21 17:00:17 -0500190#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500191#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
192#define PIXIS_ID 0x0 /* Board ID at offset 0 */
193#define PIXIS_VER 0x1 /* Board version at offset 1 */
194#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
195#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
196#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
197#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
198#define PIXIS_VCTL 0x10 /* VELA Control Register */
199#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
200#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
201#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
202#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
203#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
204#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
205#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jason Jind8584032007-10-29 19:26:21 +0800206#define CFG_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500207
208#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500209#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
210
211#undef CFG_FLASH_CHECKSUM
212#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
213#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
214#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
215
Jon Loeliger4982cda2006-05-09 08:23:49 -0500216#define CFG_FLASH_CFI_DRIVER
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500217#define CFG_FLASH_CFI
218#define CFG_FLASH_EMPTY_INFO
219
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500220#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
221#define CFG_RAMBOOT
222#else
223#undef CFG_RAMBOOT
224#endif
225
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800226#if defined(CFG_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800227#undef CONFIG_SPD_EEPROM
228#define CFG_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500229#endif
230
231#undef CONFIG_CLOCKS_IN_MHZ
232
233#define CONFIG_L1_INIT_RAM
Jon Loeliger4982cda2006-05-09 08:23:49 -0500234#define CFG_INIT_RAM_LOCK 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500235#ifndef CFG_INIT_RAM_LOCK
236#define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
237#else
238#define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
239#endif
240#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
241
242#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
243#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
244#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
245
246#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Jason Jinbb20f352007-07-13 12:14:58 +0800247#define CFG_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
249/* Serial Port */
250#define CONFIG_CONS_INDEX 1
251#undef CONFIG_SERIAL_SOFTWARE_FIFO
252#define CFG_NS16550
253#define CFG_NS16550_SERIAL
254#define CFG_NS16550_REG_SIZE 1
255#define CFG_NS16550_CLK get_bus_freq(0)
256
257#define CFG_BAUDRATE_TABLE \
258 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
259
260#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
261#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
262
263/* Use the HUSH parser */
264#define CFG_HUSH_PARSER
265#ifdef CFG_HUSH_PARSER
266#define CFG_PROMPT_HUSH_PS2 "> "
267#endif
268
Jon Loeliger465b9d82006-04-27 10:15:16 -0500269/*
270 * Pass open firmware flat tree to kernel
271 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600272#define CONFIG_OF_LIBFDT 1
273#define CONFIG_OF_BOARD_SETUP 1
274#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500275
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
Jon Loeliger465b9d82006-04-27 10:15:16 -0500277#define CFG_64BIT_VSPRINTF 1
278#define CFG_64BIT_STRTOUL 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500279
Jon Loeliger20836d42006-05-19 13:22:44 -0500280/*
281 * I2C
282 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500283#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
284#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500285#undef CONFIG_SOFT_I2C /* I2C bit-banged */
286#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
287#define CFG_I2C_SLAVE 0x7F
288#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500289#define CFG_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500290
Jon Loeliger20836d42006-05-19 13:22:44 -0500291/*
292 * RapidIO MMU
293 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500294#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
295#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
296#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
297
298/*
299 * General PCI
300 * Addresses are mapped 1-1.
301 */
302#define CFG_PCI1_MEM_BASE 0x80000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500303#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
304#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Ed Swarthout91080f72007-08-02 14:09:49 -0500305#define CFG_PCI1_IO_BASE 0x00000000
306#define CFG_PCI1_IO_PHYS 0xe2000000
307#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500308
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800309/* PCI view of System Memory */
310#define CFG_PCI_MEMORY_BUS 0x00000000
311#define CFG_PCI_MEMORY_PHYS 0x00000000
312#define CFG_PCI_MEMORY_SIZE 0x80000000
313
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500314/* For RTL8139 */
Jin Zhengxiong-R64188b03e9892006-06-27 18:12:10 +0800315#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500316#define _IO_BASE 0x00000000
317
318#define CFG_PCI2_MEM_BASE 0xa0000000
319#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
Ed Swarthout91080f72007-08-02 14:09:49 -0500320#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
321#define CFG_PCI2_IO_BASE 0x00000000
322#define CFG_PCI2_IO_PHYS 0xe3000000
323#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500324
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500325#if defined(CONFIG_PCI)
326
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500327#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
328
Jon Loeliger465b9d82006-04-27 10:15:16 -0500329#undef CFG_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500330
331#define CONFIG_NET_MULTI
332#define CONFIG_PCI_PNP /* do pci plug-and-play */
333
334#define CONFIG_RTL8139
335
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500336#undef CONFIG_EEPRO100
337#undef CONFIG_TULIP
338
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200339/************************************************************
340 * USB support
341 ************************************************************/
342#define CONFIG_PCI_OHCI 1
343#define CONFIG_USB_OHCI_NEW 1
344#define CONFIG_USB_KEYBOARD 1
345#define CFG_DEVICE_DEREGISTER
346#define CFG_USB_EVENT_POLL 1
347#define CFG_USB_OHCI_SLOT_NAME "ohci_pci"
348#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
Zhang Wei7afff8b2007-10-25 17:30:04 +0800349#define CFG_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200350
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500351#if !defined(CONFIG_PCI_PNP)
352 #define PCI_ENET0_IOADDR 0xe0000000
353 #define PCI_ENET0_MEMADDR 0xe0000000
354 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
355#endif
356
Jason Jinbb20f352007-07-13 12:14:58 +0800357/*PCIE video card used*/
358#define VIDEO_IO_OFFSET CFG_PCI2_IO_PHYS
359
360/*PCI video card used*/
361/*#define VIDEO_IO_OFFSET CFG_PCI1_IO_PHYS*/
362
363/* video */
364#define CONFIG_VIDEO
365
366#if defined(CONFIG_VIDEO)
367#define CONFIG_BIOSEMU
368#define CONFIG_CFB_CONSOLE
369#define CONFIG_VIDEO_SW_CURSOR
370#define CONFIG_VGA_AS_SINGLE_DEVICE
371#define CONFIG_ATI_RADEON_FB
372#define CONFIG_VIDEO_LOGO
373/*#define CONFIG_CONSOLE_CURSOR*/
374#define CFG_ISA_IO_BASE_ADDRESS CFG_PCI2_IO_PHYS
375#endif
376
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500378
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800379#define CONFIG_DOS_PARTITION
380#define CONFIG_SCSI_AHCI
381
382#ifdef CONFIG_SCSI_AHCI
383#define CONFIG_SATA_ULI5288
384#define CFG_SCSI_MAX_SCSI_ID 4
385#define CFG_SCSI_MAX_LUN 1
386#define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
387#define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
388#endif
389
Jason Jinbb20f352007-07-13 12:14:58 +0800390#define CONFIG_MPC86XX_PCI2
391
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500392#endif /* CONFIG_PCI */
393
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500394#if defined(CONFIG_TSEC_ENET)
395
396#ifndef CONFIG_NET_MULTI
397#define CONFIG_NET_MULTI 1
398#endif
399
400#define CONFIG_MII 1 /* MII PHY management */
401
Kim Phillips177e58f2007-05-16 16:52:19 -0500402#define CONFIG_TSEC1 1
403#define CONFIG_TSEC1_NAME "eTSEC1"
404#define CONFIG_TSEC2 1
405#define CONFIG_TSEC2_NAME "eTSEC2"
406#define CONFIG_TSEC3 1
407#define CONFIG_TSEC3_NAME "eTSEC3"
408#define CONFIG_TSEC4 1
409#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500410
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500411#define TSEC1_PHY_ADDR 0
412#define TSEC2_PHY_ADDR 1
413#define TSEC3_PHY_ADDR 2
414#define TSEC4_PHY_ADDR 3
415#define TSEC1_PHYIDX 0
416#define TSEC2_PHYIDX 0
417#define TSEC3_PHYIDX 0
418#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500419#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
420#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
421#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
422#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500423
424#define CONFIG_ETHPRIME "eTSEC1"
425
426#endif /* CONFIG_TSEC_ENET */
427
Jon Loeliger20836d42006-05-19 13:22:44 -0500428/*
429 * BAT0 2G Cacheable, non-guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430 * 0x0000_0000 2G DDR
431 */
Jon Loeliger83770202006-08-14 15:33:38 -0500432#define CFG_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
433#define CFG_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
434#define CFG_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500435#define CFG_IBAT0U CFG_DBAT0U
436
Jon Loeliger20836d42006-05-19 13:22:44 -0500437/*
438 * BAT1 1G Cache-inhibited, guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500439 * 0x8000_0000 512M PCI-Express 1 Memory
440 * 0xa000_0000 512M PCI-Express 2 Memory
Jon Loeliger20836d42006-05-19 13:22:44 -0500441 * Changed it for operating from 0xd0000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500442 */
Ed Swarthout91080f72007-08-02 14:09:49 -0500443#define CFG_DBAT1L ( CFG_PCI1_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500444 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Ed Swarthout91080f72007-08-02 14:09:49 -0500445#define CFG_DBAT1U (CFG_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
446#define CFG_IBAT1L (CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500447#define CFG_IBAT1U CFG_DBAT1U
448
Jon Loeliger20836d42006-05-19 13:22:44 -0500449/*
450 * BAT2 512M Cache-inhibited, guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500451 * 0xc000_0000 512M RapidIO Memory
452 */
Ed Swarthout91080f72007-08-02 14:09:49 -0500453#define CFG_DBAT2L (CFG_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500454 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Ed Swarthout91080f72007-08-02 14:09:49 -0500455#define CFG_DBAT2U (CFG_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
456#define CFG_IBAT2L (CFG_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500457#define CFG_IBAT2U CFG_DBAT2U
458
Jon Loeliger20836d42006-05-19 13:22:44 -0500459/*
460 * BAT3 4M Cache-inhibited, guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500461 * 0xf800_0000 4M CCSR
462 */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500463#define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \
464 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500465#define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
466#define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
467#define CFG_IBAT3U CFG_DBAT3U
468
Jon Loeliger20836d42006-05-19 13:22:44 -0500469/*
470 * BAT4 32M Cache-inhibited, guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500471 * 0xe200_0000 16M PCI-Express 1 I/O
472 * 0xe300_0000 16M PCI-Express 2 I/0
Jon Loeliger20836d42006-05-19 13:22:44 -0500473 * Note that this is at 0xe0000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500474 */
Ed Swarthout91080f72007-08-02 14:09:49 -0500475#define CFG_DBAT4L ( CFG_PCI1_IO_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500476 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Ed Swarthout91080f72007-08-02 14:09:49 -0500477#define CFG_DBAT4U (CFG_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
478#define CFG_IBAT4L (CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500479#define CFG_IBAT4U CFG_DBAT4U
480
Jon Loeliger20836d42006-05-19 13:22:44 -0500481/*
482 * BAT5 128K Cacheable, non-guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500483 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
484 */
485#define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
486#define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
487#define CFG_IBAT5L CFG_DBAT5L
488#define CFG_IBAT5U CFG_DBAT5U
489
Jon Loeliger20836d42006-05-19 13:22:44 -0500490/*
491 * BAT6 32M Cache-inhibited, guarded
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500492 * 0xfe00_0000 32M FLASH
493 */
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800494#define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500495 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800496#define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
497#define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500498#define CFG_IBAT6U CFG_DBAT6U
499
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500500#define CFG_DBAT7L 0x00000000
501#define CFG_DBAT7U 0x00000000
502#define CFG_IBAT7L 0x00000000
503#define CFG_IBAT7U 0x00000000
504
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500505/*
506 * Environment
507 */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500508#ifndef CFG_RAMBOOT
509 #define CFG_ENV_IS_IN_FLASH 1
Jason Jinbb20f352007-07-13 12:14:58 +0800510 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x60000)
511 #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500512 #define CFG_ENV_SIZE 0x2000
513#else
Jon Loeliger465b9d82006-04-27 10:15:16 -0500514 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
515 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
516 #define CFG_ENV_SIZE 0x2000
517#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500518
519#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
520#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
521
Jon Loeliger46b6c792007-06-11 19:03:44 -0500522
523/*
Jon Loeligered26c742007-07-10 09:10:49 -0500524 * BOOTP options
525 */
526#define CONFIG_BOOTP_BOOTFILESIZE
527#define CONFIG_BOOTP_BOOTPATH
528#define CONFIG_BOOTP_GATEWAY
529#define CONFIG_BOOTP_HOSTNAME
530
531
532/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500533 * Command line configuration.
534 */
535#include <config_cmd_default.h>
536
537#define CONFIG_CMD_PING
538#define CONFIG_CMD_I2C
539
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500540#if defined(CFG_RAMBOOT)
Jon Loeliger46b6c792007-06-11 19:03:44 -0500541 #undef CONFIG_CMD_ENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500542#endif
543
Jon Loeliger46b6c792007-06-11 19:03:44 -0500544#if defined(CONFIG_PCI)
545 #define CONFIG_CMD_PCI
546 #define CONFIG_CMD_SCSI
547 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800548 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500549#endif
550
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500551
552#undef CONFIG_WATCHDOG /* watchdog disabled */
553
554/*
555 * Miscellaneous configurable options
556 */
557#define CFG_LONGHELP /* undef to save memory */
558#define CFG_LOAD_ADDR 0x2000000 /* default load address */
559#define CFG_PROMPT "=> " /* Monitor Command Prompt */
560
Jon Loeliger46b6c792007-06-11 19:03:44 -0500561#if defined(CONFIG_CMD_KGDB)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500562 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
563#else
564 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
565#endif
566
567#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
568#define CFG_MAXARGS 16 /* max number of command args */
569#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
570#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
571
572/*
573 * For booting Linux, the board info and command line data
574 * have to be in the first 8 MB of memory, since this is
575 * the maximum mapped by the Linux kernel during initialization.
576 */
577#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
578
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500579/*
580 * Internal Definitions
581 *
582 * Boot Flags
583 */
584#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
585#define BOOTFLAG_WARM 0x02 /* Software reboot */
586
Jon Loeliger46b6c792007-06-11 19:03:44 -0500587#if defined(CONFIG_CMD_KGDB)
588 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
589 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500590#endif
591
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500592/*
593 * Environment Configuration
594 */
595
596/* The mac addresses for all ethernet interface */
597#if defined(CONFIG_TSEC_ENET)
598#define CONFIG_ETHADDR 00:E0:0C:00:00:01
599#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
600#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
601#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
602#endif
603
Andy Fleming458c3892007-08-16 16:35:02 -0500604#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500605#define CONFIG_HAS_ETH1 1
606#define CONFIG_HAS_ETH2 1
607#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500608
Jon Loeliger4982cda2006-05-09 08:23:49 -0500609#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500610
611#define CONFIG_HOSTNAME unknown
612#define CONFIG_ROOTPATH /opt/nfsroot
613#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500614#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615
Jon Loeliger465b9d82006-04-27 10:15:16 -0500616#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500617#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500618#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500619
Jon Loeliger465b9d82006-04-27 10:15:16 -0500620/* default location for tftp and bootm */
621#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500622
623#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Jon Loeliger4982cda2006-05-09 08:23:49 -0500624#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500625
626#define CONFIG_BAUDRATE 115200
627
628#define CONFIG_EXTRA_ENV_SETTINGS \
629 "netdev=eth0\0" \
Ed Swarthout87c86182007-06-05 12:30:52 -0500630 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
631 "tftpflash=tftpboot $loadaddr $uboot; " \
632 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
633 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
634 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
635 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
636 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500637 "consoledev=ttyS0\0" \
Haiying Wang4a401262006-08-25 14:38:34 -0400638 "ramdiskaddr=2000000\0" \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500639 "ramdiskfile=your.ramdisk.u-boot\0" \
Jon Loeliger6160aa42007-11-28 14:47:18 -0600640 "fdtaddr=c00000\0" \
641 "fdtfile=mpc8641_hpcn.dtb\0" \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500642 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
643 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
644 "maxcpus=2"
645
646
647#define CONFIG_NFSBOOTCOMMAND \
648 "setenv bootargs root=/dev/nfs rw " \
649 "nfsroot=$serverip:$rootpath " \
650 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
651 "console=$consoledev,$baudrate $othbootargs;" \
652 "tftp $loadaddr $bootfile;" \
Jon Loeliger6160aa42007-11-28 14:47:18 -0600653 "tftp $fdtaddr $fdtfile;" \
654 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500655
656#define CONFIG_RAMBOOTCOMMAND \
657 "setenv bootargs root=/dev/ram rw " \
658 "console=$consoledev,$baudrate $othbootargs;" \
659 "tftp $ramdiskaddr $ramdiskfile;" \
660 "tftp $loadaddr $bootfile;" \
Jon Loeliger6160aa42007-11-28 14:47:18 -0600661 "tftp $fdtaddr $fdtfile;" \
662 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500663
664#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
665
666#endif /* __CONFIG_H */