blob: f4a1cc0ecae3a7d04999a809e5fcacfd59e2b7a3 [file] [log] [blame]
Heiko Schocher30de2ed2008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
35
36#define CONFIG_CPM2 1 /* Has a CPM2 */
37
Heiko Schocher30de2ed2008-01-11 01:12:08 +010038/*
39 * Select serial console configuration
40 *
41 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
42 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
43 * for SCC).
44 */
45#define CONFIG_CONS_ON_SMC /* Console is on SMC */
46#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
47#undef CONFIG_CONS_NONE /* It's not on external UART */
48#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
49
50/*
51 * Select ethernet configuration
52 *
53 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
54 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
55 * SCC, 1-3 for FCC)
56 *
57 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
58 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
59 * must be unset.
60 */
61#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
62#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
63#undef CONFIG_ETHER_NONE /* No external Ethernet */
64
65#define CONFIG_ETHER_INDEX 4
66#define CFG_SCC_TOUT_LOOP 10000000
67
68# define CFG_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
69
70#ifndef CONFIG_8260_CLKIN
71#define CONFIG_8260_CLKIN 66000000 /* in Hz */
72#endif
73
74#define CONFIG_BAUDRATE 115200
75
76/*
77 * Command line configuration.
78 */
79#include <config_cmd_default.h>
80
81#define CONFIG_CMD_ECHO
82#define CONFIG_CMD_IMMAP
83#define CONFIG_CMD_MII
84#define CONFIG_CMD_PING
85
86/*
87 * Default environment settings
88 */
89#define CONFIG_EXTRA_ENV_SETTINGS \
90 "netdev=eth0\0" \
91 "u-boot_addr=100000\0" \
92 "kernel_addr=200000\0" \
93 "fdt_addr=400000\0" \
94 "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
95 "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
96 "bootfile=/tftpboot/mgcoge/uImage\0" \
97 "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
98 "load=tftp ${u-boot_addr} ${u-boot}\0" \
99 "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
100 "cp.b ${u-boot_addr} fe000000 ${filesize};" \
101 "prot on fe000000 fe03ffff\0" \
102 "ramargs=setenv bootargs root=/dev/ram rw\0" \
103 "nfsargs=setenv bootargs root=/dev/nfs rw " \
104 "nfsroot=${serverip}:${rootpath}\0" \
105 "addcon=setenv bootargs ${bootargs} console=ttyCPM0,,${baudrate}\0" \
106 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
107 "addip=setenv bootargs ${bootargs} " \
108 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
Heiko Schocher3eadd432008-01-11 01:12:09 +0100109 "${netmask}:${hostname}:${netdev}:off panic=1 " \
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100110 "console=${console}\0" \
111 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
112 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcon;"\
113 "bootm ${kernel_addr} - ${fdt_addr}\0" \
114 "net_self=tftp ${kernel_addr} ${bootfile}; " \
115 "tftp ${fdt_addr} ${fdt_file}; " \
116 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
117 "run ramargs addip; " \
118 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
119 ""
120#define CONFIG_BOOTCOMMAND "run net_nfs"
121#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
122
123#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
124
125/*
126 * Miscellaneous configurable options
127 */
128#define CFG_HUSH_PARSER
129#define CFG_PROMPT_HUSH_PS2 "> "
130#define CFG_LONGHELP /* undef to save memory */
131#define CFG_PROMPT "=> " /* Monitor Command Prompt */
132#if defined(CONFIG_CMD_KGDB)
133#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
134#else
135#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
136#endif
137#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
138#define CFG_MAXARGS 16 /* max number of command args */
139#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
140
141#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
142#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
143
144#define CFG_LOAD_ADDR 0x100000 /* default load address */
145
146#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
147
148#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
149
150#define CFG_SDRAM_BASE 0x00000000
151#define CFG_FLASH_BASE 0xFE000000
152#define CFG_FLASH_SIZE 32
153#define CFG_FLASH_CFI
154#define CFG_FLASH_CFI_DRIVER
155#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
156#define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
157
158#define CFG_MONITOR_BASE TEXT_BASE
159#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
160#define CFG_RAMBOOT
161#endif
162
163#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
164
165#define CFG_ENV_IS_IN_FLASH
166
167#ifdef CFG_ENV_IS_IN_FLASH
168#define CFG_ENV_SECT_SIZE 0x20000
169#define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
170#endif /* CFG_ENV_IS_IN_FLASH */
171
172#define CFG_IMMR 0xF0000000
173
174#define CFG_INIT_RAM_ADDR CFG_IMMR
175#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
176#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
177#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
178#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
179
180/* Hard reset configuration word */
181#define CFG_HRCW_MASTER 0x0604b211
182
183/* No slaves */
184#define CFG_HRCW_SLAVE1 0
185#define CFG_HRCW_SLAVE2 0
186#define CFG_HRCW_SLAVE3 0
187#define CFG_HRCW_SLAVE4 0
188#define CFG_HRCW_SLAVE5 0
189#define CFG_HRCW_SLAVE6 0
190#define CFG_HRCW_SLAVE7 0
191
192#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
193#define BOOTFLAG_WARM 0x02 /* Software reboot */
194
195#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
196#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
197
198#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
199#if defined(CONFIG_CMD_KGDB)
200# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
201#endif
202
203#define CFG_HID0_INIT 0
204#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
205
206#define CFG_HID2 0
207
208#define CFG_SIUMCR 0x4020c200
209#define CFG_SYPCR 0xFFFFFFC3
210#define CFG_BCR 0x10000000
211#define CFG_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
212
213/*-----------------------------------------------------------------------
214 * RMR - Reset Mode Register 5-5
215 *-----------------------------------------------------------------------
216 * turn on Checkstop Reset Enable
217 */
218#define CFG_RMR 0
219
220/*-----------------------------------------------------------------------
221 * TMCNTSC - Time Counter Status and Control 4-40
222 *-----------------------------------------------------------------------
223 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
224 * and enable Time Counter
225 */
226#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
227
228/*-----------------------------------------------------------------------
229 * PISCR - Periodic Interrupt Status and Control 4-42
230 *-----------------------------------------------------------------------
231 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
232 * Periodic timer
233 */
234#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
235
236/*-----------------------------------------------------------------------
237 * RCCR - RISC Controller Configuration 13-7
238 *-----------------------------------------------------------------------
239 */
240#define CFG_RCCR 0
241
242/*
243 * Init Memory Controller:
244 *
245 * Bank Bus Machine PortSz Device
246 * ---- --- ------- ------ ------
247 * 0 60x GPCM 8 bit FLASH
248 * 1 60x SDRAM 32 bit SDRAM
249 *
250 */
251/* Bank 0 - FLASH
252 */
253#define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
254 BRx_PS_8 |\
255 BRx_MS_GPCM_P |\
256 BRx_V)
257
258#define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
259 ORxG_CSNT |\
260 ORxG_ACS_DIV2 |\
261 ORxG_SCY_5_CLK |\
262 ORxG_TRLX )
263
264
265/* Bank 1 - 60x bus SDRAM
266 */
267#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
268#define CFG_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
269
270#define CFG_MPTPR 0x1800
271
272/*-----------------------------------------------------------------------------
273 * Address for Mode Register Set (MRS) command
274 *-----------------------------------------------------------------------------
275 */
276#define CFG_MRS_OFFS 0x00000110
277#define CFG_PSRT 0x0e
278
279#define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
280 BRx_PS_64 |\
281 BRx_MS_SDRAM_P |\
282 BRx_V)
283
284#define CFG_OR1_PRELIM CFG_OR1
285
286/* SDRAM initialization values
287*/
288
289#define CFG_OR1 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
290 ORxS_BPD_8 |\
291 ORxS_ROWST_PBI0_A7 |\
292 ORxS_NUMR_13)
293
294#define CFG_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
295 PSDMR_BSMA_A14_A16 |\
296 PSDMR_SDA10_PBI0_A9 |\
297 PSDMR_RFRC_5_CLK |\
298 PSDMR_PRETOACT_2W |\
299 PSDMR_ACTTORW_2W |\
300 PSDMR_LDOTOPRE_1C |\
301 PSDMR_WRC_1C |\
302 PSDMR_CL_2)
303
304#define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
305
306/* pass open firmware flat tree */
307#define CONFIG_OF_LIBFDT 1
308#define CONFIG_OF_BOARD_SETUP 1
309
310#define OF_CPU "PowerPC,8247@0"
311#define OF_SOC "soc@f0000000"
312#define OF_TBCLK (bd->bi_busfreq / 4)
313#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
314
315#endif /* __CONFIG_H */