blob: 4dd1e63a839d186c2240aadfa174922920351fa2 [file] [log] [blame]
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +02001/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
Ben Warren3bf5d832009-08-25 13:09:37 -070024#include <netdev.h>
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020025#include <asm/io.h>
Stefano Babic78129d92011-03-14 15:43:56 +010026#include <asm/arch/clock.h>
27#include <asm/arch/imx-regs.h>
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020028
29DECLARE_GLOBAL_DATA_PTR;
30
Fabio Estevam574cff72011-06-05 06:26:49 +000031int dram_init(void)
32{
33 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +000034 gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1,
Fabio Estevam574cff72011-06-05 06:26:49 +000035 PHYS_SDRAM_1_SIZE);
36 return 0;
37}
38
Fabio Estevam574cff72011-06-05 06:26:49 +000039int board_early_init_f(void)
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020040{
41 int i;
Guennadi Liakhovetski0c8382b2008-04-03 17:04:22 +020042
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020043 /* CS0: Nor Flash */
44 /*
Guennadi Liakhovetski0c8382b2008-04-03 17:04:22 +020045 * CS0L and CS0A values are from the RedBoot sources by Freescale
46 * and are also equal to those used by Sascha Hauer for the Phytec
47 * i.MX31 board. CS0U is just a slightly optimized hardware default:
48 * the only non-zero field "Wait State Control" is set to half the
49 * default value.
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020050 */
Guennadi Liakhovetski0c8382b2008-04-03 17:04:22 +020051 __REG(CSCR_U(0)) = 0x00000f00;
52 __REG(CSCR_L(0)) = 0x10000D03;
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020053 __REG(CSCR_A(0)) = 0x00720900;
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020054
55 /* setup pins for UART1 */
56 mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
57 mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
58 mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
Magnus Liljac15354d2008-08-03 21:43:37 +020059 mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020060
Guennadi Liakhovetski1116a392008-04-15 13:33:11 +020061 /* SPI2 */
Magnus Lilja532c1582008-08-03 21:44:10 +020062 mx31_gpio_mux(MUX_CSPI2_SS2__CSPI2_SS2_B);
63 mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
64 mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
65 mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
66 mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
67 mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
68 mx31_gpio_mux(MUX_CSPI2_SS1__CSPI2_SS1_B);
Guennadi Liakhovetski1116a392008-04-15 13:33:11 +020069
70 /* start SPI2 clock */
71 __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 4);
72
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +020073 /* PBC setup */
74 /* Enable UART transceivers also reset the Ethernet/external UART */
75 readw(CS4_BASE + 4);
76
77 writew(0x8023, CS4_BASE + 4);
78
79 /* RedBoot also has an empty loop with 100000 iterations here -
80 * clock doesn't run yet */
81 for (i = 0; i < 100000; i++)
82 ;
83
84 /* Clear the reset, toggle the LEDs */
85 writew(0xDF, CS4_BASE + 6);
86
87 /* clock still doesn't run */
88 for (i = 0; i < 100000; i++)
89 ;
90
91 /* See 1.5.4 in IMX31ADSE_PERI_BUS_CNTRL_CPLD_RM.pdf */
92 readb(CS4_BASE + 8);
93 readb(CS4_BASE + 7);
94 readb(CS4_BASE + 8);
95 readb(CS4_BASE + 7);
96
Fabio Estevam574cff72011-06-05 06:26:49 +000097 return 0;
98}
99
100int board_init(void)
101{
Guennadi Liakhovetski3b26c6b2008-04-14 10:53:12 +0200102 gd->bd->bi_boot_params = 0x80000100; /* adress of boot parameters */
103
104 return 0;
105}
106
107int checkboard (void)
108{
109 printf("Board: MX31ADS\n");
110 return 0;
111}
Ben Warren3bf5d832009-08-25 13:09:37 -0700112
113#ifdef CONFIG_CMD_NET
114int board_eth_init(bd_t *bis)
115{
116 int rc = 0;
117#ifdef CONFIG_CS8900
118 rc = cs8900_initialize(0, CONFIG_CS8900_BASE);
119#endif
120 return rc;
121}
122#endif