blob: 8ae497c6d56edb5d350ed7ded3ef56c2ad185ba6 [file] [log] [blame]
Mark Jonas35a398a2008-03-10 11:37:10 +01001/*
2 * Configuation settings for MPR2
3 *
4 * Copyright (C) 2008
5 * Mark Jonas <mark.jonas@de.bosch.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Mark Jonas35a398a2008-03-10 11:37:10 +01008 */
9
10#ifndef __MPR2_H
11#define __MPR2_H
12
13/* Supported commands */
Mike Frysinger78dcaf42009-01-28 19:08:14 -050014#define CONFIG_CMD_SAVEENV
Mark Jonas35a398a2008-03-10 11:37:10 +010015#define CONFIG_CMD_CACHE
16#define CONFIG_CMD_MEMORY
17#define CONFIG_CMD_FLASH
18
19/* Default environment variables */
20#define CONFIG_BAUDRATE 115200
21#define CONFIG_BOOTARGS "console=ttySC0,115200"
Joe Hershbergere4da2482011-10-13 13:03:48 +000022#define CONFIG_BOOTFILE "/boot/zImage"
Mark Jonas35a398a2008-03-10 11:37:10 +010023#define CONFIG_LOADADDR 0x8E000000
24#define CONFIG_VERSION_VARIABLE
25
26/* CPU and platform */
Mark Jonas35a398a2008-03-10 11:37:10 +010027#define CONFIG_CPU_SH7720 1
28#define CONFIG_MPR2 1
29
30/* U-Boot internals */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
33#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
34#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
35#define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */
36#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
37#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
38#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
39#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
40#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Mark Jonas35a398a2008-03-10 11:37:10 +010041
Nobuhiro Iwamatsub6e30692011-01-17 21:13:49 +090042#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
43
Mark Jonas35a398a2008-03-10 11:37:10 +010044/* Memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_SDRAM_BASE 0x8C000000
46#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
47#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
48#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Mark Jonas35a398a2008-03-10 11:37:10 +010049
50/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020052#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_FLASH_EMPTY_INFO
54#define CONFIG_SYS_FLASH_BASE 0xA0000000
55#define CONFIG_SYS_MAX_FLASH_SECT 256
56#define CONFIG_SYS_MAX_FLASH_BANKS 1
57#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020058#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020059#define CONFIG_ENV_SECT_SIZE (128 * 1024)
60#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
62#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
63#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Mark Jonas35a398a2008-03-10 11:37:10 +010064
65/* Clocks */
66#define CONFIG_SYS_CLK_FREQ 24000000
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090067#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
68#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD32e6acc2009-06-04 12:06:48 +020069#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */
Mark Jonas35a398a2008-03-10 11:37:10 +010070
71/* UART */
Jean-Christophe PLAGNIOL-VILLARD6ce9ea62008-08-13 01:40:38 +020072#define CONFIG_SCIF_CONSOLE 1
Mark Jonas35a398a2008-03-10 11:37:10 +010073#define CONFIG_CONS_SCIF0 1
74
75#endif /* __MPR2_H */