blob: 5f47c0f95e3576d2e2c03378cd43ab654a939a15 [file] [log] [blame]
Frederik Kriewitz99396502009-08-23 12:56:42 +02001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2009
8 * Frederik Kriewitz <frederik@kriewitz.eu>
9 *
10 * Configuration settings for the DevKit8000 board.
11 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020012 * SPDX-License-Identifier: GPL-2.0+
Frederik Kriewitz99396502009-08-23 12:56:42 +020013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
Frederik Kriewitz99396502009-08-23 12:56:42 +020017
18/* High Level Configuration Options */
Simon Schwarzbbb57cb2012-03-15 04:01:40 +000019#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT8000
Marek Vasutaede1882012-07-21 05:02:23 +000020
Simon Schwarz9ec03022011-12-05 23:16:28 +000021/*
22 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
23 * 64 bytes before this address should be set aside for u-boot.img's
24 * header. That is 0x800FFFC0--0x80100000 should not be used for any
25 * other needs.
26 */
27#define CONFIG_SYS_TEXT_BASE 0x80100000
Thomas Weber1211d142010-10-18 15:38:15 +020028
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010029#define CONFIG_SPL_BSS_START_ADDR 0x80000500 /* leave space for bootargs*/
30#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
31
32#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
33#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
Vaibhav Hiremath558d23d2010-06-07 15:20:34 -040034
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010035/* Physical Memory Map */
36#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010037
Anthoine Bourgeoiscf84a822015-01-02 00:35:43 +010038#include <configs/ti_omap3_common.h>
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010039
Frederik Kriewitz99396502009-08-23 12:56:42 +020040#define CONFIG_MISC_INIT_R
41
Frederik Kriewitz99396502009-08-23 12:56:42 +020042#define CONFIG_REVISION_TAG 1
43
44/* Size of malloc() pool */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040045#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Frederik Kriewitz99396502009-08-23 12:56:42 +020046 /* Sector */
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010047#undef CONFIG_SYS_MALLOC_LEN
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040048#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Frederik Kriewitz99396502009-08-23 12:56:42 +020049
50/* Hardware drivers */
Frederik Kriewitz99396502009-08-23 12:56:42 +020051/* DM9000 */
Frederik Kriewitz99396502009-08-23 12:56:42 +020052#define CONFIG_NET_RETRY_COUNT 20
53#define CONFIG_DRIVER_DM9000 1
54#define CONFIG_DM9000_BASE 0x2c000000
55#define DM9000_IO CONFIG_DM9000_BASE
56#define DM9000_DATA (CONFIG_DM9000_BASE + 0x400)
57#define CONFIG_DM9000_USE_16BIT 1
58#define CONFIG_DM9000_NO_SROM 1
59#undef CONFIG_DM9000_DEBUG
60
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010061/* SPI */
62#undef CONFIG_SPI
Frederik Kriewitz99396502009-08-23 12:56:42 +020063
64/* I2C */
Frederik Kriewitz99396502009-08-23 12:56:42 +020065
66/* TWL4030 */
Frederik Kriewitz99396502009-08-23 12:56:42 +020067#define CONFIG_TWL4030_LED 1
68
69/* Board NAND Info */
Frederik Kriewitz99396502009-08-23 12:56:42 +020070
Frederik Kriewitz99396502009-08-23 12:56:42 +020071#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
72 /* to access nand */
Frederik Kriewitz99396502009-08-23 12:56:42 +020073#define CONFIG_JFFS2_NAND
74/* nand device jffs2 lives on */
75#define CONFIG_JFFS2_DEV "nand0"
76/* start of jffs2 partition */
77#define CONFIG_JFFS2_PART_OFFSET 0x680000
78#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
79 /* partition */
80
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +010081#undef CONFIG_SUPPORT_RAW_INITRD
Frederik Kriewitz99396502009-08-23 12:56:42 +020082
83/* BOOTP/DHCP options */
84#define CONFIG_BOOTP_SUBNETMASK
85#define CONFIG_BOOTP_GATEWAY
86#define CONFIG_BOOTP_HOSTNAME
87#define CONFIG_BOOTP_NISDOMAIN
88#define CONFIG_BOOTP_BOOTPATH
89#define CONFIG_BOOTP_BOOTFILESIZE
90#define CONFIG_BOOTP_DNS
91#define CONFIG_BOOTP_DNS2
92#define CONFIG_BOOTP_SEND_HOSTNAME
93#define CONFIG_BOOTP_NTPSERVER
94#define CONFIG_BOOTP_TIMEOFFSET
95#undef CONFIG_BOOTP_VENDOREX
96
97/* Environment information */
Frederik Kriewitz99396502009-08-23 12:56:42 +020098#define CONFIG_EXTRA_ENV_SETTINGS \
99 "loadaddr=0x82000000\0" \
Thomas Weberf1f72f52011-09-18 22:43:58 +0000100 "console=ttyO2,115200n8\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400101 "mmcdev=0\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200102 "vram=12M\0" \
103 "dvimode=1024x768MR-16@60\0" \
104 "defaultdisplay=dvi\0" \
105 "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
106 "kernelopts=rw\0" \
107 "commonargs=" \
108 "setenv bootargs console=${console} " \
109 "vram=${vram} " \
110 "omapfb.mode=dvi:${dvimode} " \
111 "omapdss.def_disp=${defaultdisplay}\0" \
112 "mmcargs=" \
113 "run commonargs; " \
114 "setenv bootargs ${bootargs} " \
115 "root=/dev/mmcblk0p2 " \
Andreas Bießmann3b88bcf2012-08-30 23:53:32 +0000116 "rootwait " \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200117 "${kernelopts}\0" \
118 "nandargs=" \
119 "run commonargs; " \
120 "setenv bootargs ${bootargs} " \
121 "omapfb.mode=dvi:${dvimode} " \
122 "omapdss.def_disp=${defaultdisplay} " \
123 "root=/dev/mtdblock4 " \
124 "rootfstype=jffs2 " \
125 "${kernelopts}\0" \
126 "netargs=" \
127 "run commonargs; " \
128 "setenv bootargs ${bootargs} " \
129 "root=/dev/nfs " \
130 "nfsroot=${serverip}:${rootpath},${nfsopts} " \
131 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
132 "${kernelopts} " \
133 "dnsip1=${dnsip} " \
134 "dnsip2=${dnsip2}\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400135 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200136 "bootscript=echo Running bootscript from mmc ...; " \
137 "source ${loadaddr}\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400138 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200139 "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
140 "mmcboot=echo Booting from mmc ...; " \
141 "run mmcargs; " \
142 "bootm ${loadaddr}\0" \
143 "nandboot=echo Booting from nand ...; " \
144 "run nandargs; " \
145 "nand read ${loadaddr} 280000 400000; " \
146 "bootm ${loadaddr}\0" \
147 "netboot=echo Booting from network ...; " \
148 "dhcp ${loadaddr}; " \
149 "run netargs; " \
150 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000151 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200152 "if run loadbootscript; then " \
153 "run bootscript; " \
154 "else " \
155 "if run loaduimage; then " \
156 "run mmcboot; " \
157 "else run nandboot; " \
158 "fi; " \
159 "fi; " \
160 "else run nandboot; fi\0"
161
Frederik Kriewitz99396502009-08-23 12:56:42 +0200162#define CONFIG_BOOTCOMMAND "run autoboot"
163
Frederik Kriewitz99396502009-08-23 12:56:42 +0200164/* Boot Argument Buffer Size */
Frederik Kriewitz99396502009-08-23 12:56:42 +0200165#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x07000000)
166#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
167 0x01000000) /* 16MB */
168
Frederik Kriewitz99396502009-08-23 12:56:42 +0200169/* NAND and environment organization */
Frederik Kriewitz99396502009-08-23 12:56:42 +0200170
Adam Ford6b1c1652017-09-04 21:08:02 -0500171#define CONFIG_ENV_OFFSET 0x260000
Frederik Kriewitz99396502009-08-23 12:56:42 +0200172
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400173/* SRAM config */
174#define CONFIG_SYS_SRAM_START 0x40200000
175#define CONFIG_SYS_SRAM_SIZE 0x10000
176
177/* Defines for SPL */
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400178
Anthoine Bourgeoiscf84a822015-01-02 00:35:43 +0100179#undef CONFIG_SPL_TEXT_BASE
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400180#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400181
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400182/* NAND boot config */
Tom Rinid89a06a2011-11-09 16:40:04 -0500183#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400184#define CONFIG_SYS_NAND_PAGE_COUNT 64
185#define CONFIG_SYS_NAND_PAGE_SIZE 2048
186#define CONFIG_SYS_NAND_OOBSIZE 64
187#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
188#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
189#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
190 10, 11, 12, 13}
191
192#define CONFIG_SYS_NAND_ECCSIZE 512
193#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530194#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400195
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400196#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
197#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x200000
198
Simon Schwarz2128f222012-03-15 04:01:35 +0000199/* SPL OS boot options */
Simon Schwarz2128f222012-03-15 04:01:35 +0000200#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
Tom Rinid8064542013-06-07 14:16:43 -0400201
Anthoine Bourgeoise70198f2015-01-02 00:35:42 +0100202#undef CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR
203#undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR
204#undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS
Tom Rinid8064542013-06-07 14:16:43 -0400205#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x500 /* address 0xa0000 */
206#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x8 /* address 0x1000 */
207#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 8 /* 4KB */
208
Anthoine Bourgeoiscf84a822015-01-02 00:35:43 +0100209#undef CONFIG_SYS_SPL_ARGS_ADDR
Simon Schwarz2128f222012-03-15 04:01:35 +0000210#define CONFIG_SYS_SPL_ARGS_ADDR (PHYS_SDRAM_1 + 0x100)
211
Frederik Kriewitz99396502009-08-23 12:56:42 +0200212#endif /* __CONFIG_H */