blob: 2957da9432f35f3682412776d4eab2a454be61ad [file] [log] [blame]
Sedji Gaouaou538566d2009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou538566d2009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou538566d2009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Bo Shen337a2d82013-08-13 14:50:49 +080014#define CONFIG_SYS_TEXT_BASE 0x73f00000
15
Thomas Petazzonia5e85762011-08-04 11:08:50 +000016#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig128ecd02010-02-03 22:45:42 +010017
Sedji Gaouaou538566d2009-07-09 10:16:29 +020018/* ARM asynchronous clock */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000019#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
20#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020021
Thomas Petazzonia5e85762011-08-04 11:08:50 +000022#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou538566d2009-07-09 10:16:29 +020023
Thomas Petazzonia5e85762011-08-04 11:08:50 +000024#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
25#define CONFIG_SETUP_MEMORY_TAGS
26#define CONFIG_INITRD_TAG
Sedji Gaouaou538566d2009-07-09 10:16:29 +020027#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzonia5e85762011-08-04 11:08:50 +000028
29/* general purpose I/O */
30#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000031
Sedji Gaouaou538566d2009-07-09 10:16:29 +020032/* LCD */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020033#define LCD_BPP LCD_COLOR8
Thomas Petazzonia5e85762011-08-04 11:08:50 +000034#define CONFIG_LCD_LOGO
Sedji Gaouaou538566d2009-07-09 10:16:29 +020035#undef LCD_TEST_PATTERN
Thomas Petazzonia5e85762011-08-04 11:08:50 +000036#define CONFIG_LCD_INFO
37#define CONFIG_LCD_INFO_BELOW_LOGO
Thomas Petazzonia5e85762011-08-04 11:08:50 +000038#define CONFIG_ATMEL_LCD
39#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou538566d2009-07-09 10:16:29 +020040/* board specific(not enough SRAM) */
41#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
42
Sedji Gaouaou538566d2009-07-09 10:16:29 +020043/*
44 * BOOTP options
45 */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000046#define CONFIG_BOOTP_BOOTFILESIZE
47#define CONFIG_BOOTP_BOOTPATH
48#define CONFIG_BOOTP_GATEWAY
49#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou538566d2009-07-09 10:16:29 +020050
Sedji Gaouaou538566d2009-07-09 10:16:29 +020051/* SDRAM */
52#define CONFIG_NR_DRAM_BANKS 1
Wenyou Yangd19b9012017-09-14 11:07:42 +080053#define CONFIG_SYS_SDRAM_BASE 0x70000000
Thomas Petazzonia5e85762011-08-04 11:08:50 +000054#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou538566d2009-07-09 10:16:29 +020055
Thomas Petazzonia5e85762011-08-04 11:08:50 +000056#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang269c9d12017-04-18 15:15:48 +080057 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020058
Sedji Gaouaou538566d2009-07-09 10:16:29 +020059/* NAND flash */
60#ifdef CONFIG_CMD_NAND
Sedji Gaouaou538566d2009-07-09 10:16:29 +020061#define CONFIG_NAND_ATMEL
62#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzonia5e85762011-08-04 11:08:50 +000063#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
64#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou538566d2009-07-09 10:16:29 +020065/* our ALE is AD21 */
66#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
67/* our CLE is AD22 */
68#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
69#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
70#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk1f797742009-07-18 21:52:24 +020071
Sedji Gaouaou538566d2009-07-09 10:16:29 +020072#endif
73
74/* Ethernet */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000075#define CONFIG_RESET_PHY_R
Heiko Schocher8a84ae12013-11-18 08:07:23 +010076#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou538566d2009-07-09 10:16:29 +020077
Thomas Petazzonia5e85762011-08-04 11:08:50 +000078#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020079
Thomas Petazzonia5e85762011-08-04 11:08:50 +000080#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
81#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou538566d2009-07-09 10:16:29 +020082
Wenyou Yange035ea72017-09-14 11:07:44 +080083#ifdef CONFIG_NAND_BOOT
Thomas Petazzonia5e85762011-08-04 11:08:50 +000084/* bootstrap + u-boot + env in nandflash */
Wenyou Yang269c9d12017-04-18 15:15:48 +080085#define CONFIG_ENV_OFFSET 0x120000
Bo Shena8fd0632013-02-20 00:16:25 +000086#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzonia5e85762011-08-04 11:08:50 +000087#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou538566d2009-07-09 10:16:29 +020088
Bo Shena8fd0632013-02-20 00:16:25 +000089#define CONFIG_BOOTCOMMAND \
90 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzonia5e85762011-08-04 11:08:50 +000091 "bootm 0x70000000"
Wenyou Yange035ea72017-09-14 11:07:44 +080092#elif CONFIG_SD_BOOT
Wu, Joshde85ca62014-05-21 10:42:16 +080093/* bootstrap + u-boot + env + linux in mmc */
Wu, Joshde85ca62014-05-21 10:42:16 +080094#define CONFIG_ENV_SIZE 0x4000
95
Wu, Joshde85ca62014-05-21 10:42:16 +080096#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
97 "fatload mmc 0:1 0x72000000 zImage; " \
98 "bootz 0x72000000 - 0x71000000"
99#endif
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200100
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000101#define CONFIG_SYS_LONGHELP
102#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200103#define CONFIG_AUTO_COMPLETE
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200104
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200105/*
106 * Size of malloc() pool
107 */
108#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200109
Bo Shenc56e9f42015-03-27 14:23:34 +0800110/* Defines for SPL */
111#define CONFIG_SPL_FRAMEWORK
112#define CONFIG_SPL_TEXT_BASE 0x300000
113#define CONFIG_SPL_MAX_SIZE 0x010000
114#define CONFIG_SPL_STACK 0x310000
115
Bo Shenc56e9f42015-03-27 14:23:34 +0800116#define CONFIG_SYS_MONITOR_LEN 0x80000
117
Wenyou Yange035ea72017-09-14 11:07:44 +0800118#ifdef CONFIG_SD_BOOT
Bo Shenc56e9f42015-03-27 14:23:34 +0800119
120#define CONFIG_SPL_BSS_START_ADDR 0x70000000
121#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
122#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
123#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
124
Bo Shenc56e9f42015-03-27 14:23:34 +0800125#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
126#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shenc56e9f42015-03-27 14:23:34 +0800127
Wenyou Yange035ea72017-09-14 11:07:44 +0800128#elif CONFIG_NAND_BOOT
Bo Shenc56e9f42015-03-27 14:23:34 +0800129#define CONFIG_SPL_NAND_DRIVERS
130#define CONFIG_SPL_NAND_BASE
131#define CONFIG_SPL_NAND_ECC
132#define CONFIG_SPL_NAND_SOFTECC
133#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
134#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
135#define CONFIG_SYS_NAND_5_ADDR_CYCLE
136
137#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
138#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
139#define CONFIG_SYS_NAND_PAGE_COUNT 64
140#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
141#define CONFIG_SYS_NAND_ECCSIZE 256
142#define CONFIG_SYS_NAND_ECCBYTES 3
143#define CONFIG_SYS_NAND_OOBSIZE 64
144#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
145 48, 49, 50, 51, 52, 53, 54, 55, \
146 56, 57, 58, 59, 60, 61, 62, 63, }
147#endif
148
149#define CONFIG_SPL_ATMEL_SIZE
150#define CONFIG_SYS_MASTER_CLOCK 132096000
151#define CONFIG_SYS_AT91_PLLA 0x20c73f03
152#define CONFIG_SYS_MCKR 0x1301
153#define CONFIG_SYS_MCKR_CSS 0x1302
154
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200155#endif