blob: 912345b2ef34f6efcc0bb3d2dd850919b7a09492 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Feng Li39e112d2016-11-03 14:15:17 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Feng Li39e112d2016-11-03 14:15:17 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Feng Li39e112d2016-11-03 14:15:17 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
12#define CONFIG_SYS_FSL_CLK
13
Feng Li39e112d2016-11-03 14:15:17 +080014/*
15 * Size of malloc() pool
16 */
17#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
18
19#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
20#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
21
Feng Li39e112d2016-11-03 14:15:17 +080022#define CONFIG_SYS_CLK_FREQ 100000000
23#define CONFIG_DDR_CLK_FREQ 100000000
24
25/*
26 * DDR: 800 MHz ( 1600 MT/s data rate )
27 */
28
29#define DDR_SDRAM_CFG 0x470c0008
30#define DDR_CS0_BNDS 0x008000bf
31#define DDR_CS0_CONFIG 0x80014302
32#define DDR_TIMING_CFG_0 0x50550004
33#define DDR_TIMING_CFG_1 0xbcb38c56
34#define DDR_TIMING_CFG_2 0x0040d120
35#define DDR_TIMING_CFG_3 0x010e1000
36#define DDR_TIMING_CFG_4 0x00000001
37#define DDR_TIMING_CFG_5 0x03401400
38#define DDR_SDRAM_CFG_2 0x00401010
39#define DDR_SDRAM_MODE 0x00061c60
40#define DDR_SDRAM_MODE_2 0x00180000
41#define DDR_SDRAM_INTERVAL 0x18600618
42#define DDR_DDR_WRLVL_CNTL 0x8655f605
43#define DDR_DDR_WRLVL_CNTL_2 0x05060607
44#define DDR_DDR_WRLVL_CNTL_3 0x05050505
45#define DDR_DDR_CDR1 0x80040000
46#define DDR_DDR_CDR2 0x00000001
47#define DDR_SDRAM_CLK_CNTL 0x02000000
48#define DDR_DDR_ZQ_CNTL 0x89080600
49#define DDR_CS0_CONFIG_2 0
50#define DDR_SDRAM_CFG_MEM_EN 0x80000000
51#define SDRAM_CFG2_D_INIT 0x00000010
52#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
53#define SDRAM_CFG2_FRC_SR 0x80000000
54#define SDRAM_CFG_BI 0x00000001
55
56#ifdef CONFIG_RAMBOOT_PBL
57#define CONFIG_SYS_FSL_PBL_PBI \
58 board/freescale/ls1021aiot/ls102xa_pbi.cfg
59#endif
60
61#ifdef CONFIG_SD_BOOT
62#define CONFIG_SYS_FSL_PBL_RCW \
63 board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg
Feng Li39e112d2016-11-03 14:15:17 +080064#define CONFIG_SPL_LIBCOMMON_SUPPORT
65#define CONFIG_SPL_LIBGENERIC_SUPPORT
66#define CONFIG_SPL_ENV_SUPPORT
67#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
68#define CONFIG_SPL_I2C_SUPPORT
69#define CONFIG_SPL_WATCHDOG_SUPPORT
Feng Li39e112d2016-11-03 14:15:17 +080070#define CONFIG_SPL_MMC_SUPPORT
71#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
Feng Li39e112d2016-11-03 14:15:17 +080072
Feng Li39e112d2016-11-03 14:15:17 +080073#define CONFIG_SPL_MAX_SIZE 0x1a000
74#define CONFIG_SPL_STACK 0x1001d000
75#define CONFIG_SPL_PAD_TO 0x1c000
Feng Li39e112d2016-11-03 14:15:17 +080076
77#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
78 CONFIG_SYS_MONITOR_LEN)
79#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
80#define CONFIG_SPL_BSS_START_ADDR 0x80100000
81#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
82#define CONFIG_SYS_MONITOR_LEN 0x80000
Feng Li39e112d2016-11-03 14:15:17 +080083#endif
84
Feng Li39e112d2016-11-03 14:15:17 +080085#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
87
Alison Wangd6be97b2019-03-06 14:49:14 +080088#define CONFIG_CHIP_SELECTS_PER_CTRL 4
89
Feng Li39e112d2016-11-03 14:15:17 +080090/*
91 * Serial Port
92 */
Feng Li39e112d2016-11-03 14:15:17 +080093#define CONFIG_SYS_NS16550_SERIAL
94#define CONFIG_SYS_NS16550_REG_SIZE 1
95#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Feng Li39e112d2016-11-03 14:15:17 +080096
97/*
98 * I2C
99 */
100#define CONFIG_CMD_I2C
Biwen Lid15aa9f2019-12-31 15:33:44 +0800101
102#ifndef CONFIG_DM_I2C
Feng Li39e112d2016-11-03 14:15:17 +0800103#define CONFIG_SYS_I2C
Biwen Lid15aa9f2019-12-31 15:33:44 +0800104#else
105#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
106#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
107#endif
Feng Li39e112d2016-11-03 14:15:17 +0800108#define CONFIG_SYS_I2C_MXC
109#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
110#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
111#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
112
113/* EEPROM */
114#define CONFIG_ID_EEPROM
115#define CONFIG_SYS_I2C_EEPROM_NXID
116#define CONFIG_SYS_EEPROM_BUS_NUM 0
117#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
118#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
119
120/*
121 * MMC
122 */
Feng Li39e112d2016-11-03 14:15:17 +0800123#define CONFIG_CMD_MMC
Feng Li39e112d2016-11-03 14:15:17 +0800124
125/* SATA */
Feng Li39e112d2016-11-03 14:15:17 +0800126#define CONFIG_SCSI_AHCI_PLAT
127#ifndef PCI_DEVICE_ID_FREESCALE_AHCI
128#define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440
129#endif
130#define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \
131 PCI_DEVICE_ID_FREESCALE_AHCI}
132
133#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
134#define CONFIG_SYS_SCSI_MAX_LUN 1
135#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
136 CONFIG_SYS_SCSI_MAX_LUN)
137
Feng Li39e112d2016-11-03 14:15:17 +0800138/* SPI */
139#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
140#define CONFIG_SPI_FLASH_SPANSION
141
142/* QSPI */
143#define QSPI0_AMBA_BASE 0x40000000
144#define FSL_QSPI_FLASH_SIZE (1 << 24)
145#define FSL_QSPI_FLASH_NUM 2
Feng Li39e112d2016-11-03 14:15:17 +0800146#define CONFIG_SPI_FLASH_SPANSION
147#endif
148
149/* DM SPI */
150#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
151#define CONFIG_CMD_SF
152#define CONFIG_DM_SPI_FLASH
153#endif
154
155/*
156 * eTSEC
157 */
Feng Li39e112d2016-11-03 14:15:17 +0800158
159#ifdef CONFIG_TSEC_ENET
Feng Li39e112d2016-11-03 14:15:17 +0800160#define CONFIG_MII_DEFAULT_TSEC 1
161#define CONFIG_TSEC1 1
162#define CONFIG_TSEC1_NAME "eTSEC1"
163#define CONFIG_TSEC2 1
164#define CONFIG_TSEC2_NAME "eTSEC2"
165
166#define TSEC1_PHY_ADDR 1
167#define TSEC2_PHY_ADDR 3
168
169#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
170#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
171
172#define TSEC1_PHYIDX 0
173#define TSEC2_PHYIDX 0
174
175#define CONFIG_ETHPRIME "eTSEC2"
176
Feng Li39e112d2016-11-03 14:15:17 +0800177#define CONFIG_HAS_ETH0
178#define CONFIG_HAS_ETH1
179#define CONFIG_HAS_ETH2
180#endif
181
182/* PCIe */
Feng Li39e112d2016-11-03 14:15:17 +0800183#define CONFIG_PCIE1 /* PCIE controler 1 */
184#define CONFIG_PCIE2 /* PCIE controler 2 */
185
Feng Li39e112d2016-11-03 14:15:17 +0800186#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
187
Feng Li39e112d2016-11-03 14:15:17 +0800188#ifdef CONFIG_PCI
Feng Li39e112d2016-11-03 14:15:17 +0800189#define CONFIG_PCI_SCAN_SHOW
Feng Li39e112d2016-11-03 14:15:17 +0800190#endif
191
Feng Li39e112d2016-11-03 14:15:17 +0800192#define CONFIG_CMD_MII
193
194#define CONFIG_CMDLINE_TAG
Feng Li39e112d2016-11-03 14:15:17 +0800195
Feng Li39e112d2016-11-03 14:15:17 +0800196#define CONFIG_PEN_ADDR_BIG_ENDIAN
197#define CONFIG_LAYERSCAPE_NS_ACCESS
198#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000199#define COUNTER_FREQUENCY 12500000
Feng Li39e112d2016-11-03 14:15:17 +0800200
201#define CONFIG_HWCONFIG
202#define HWCONFIG_BUFFER_SIZE 256
203
204#define CONFIG_FSL_DEVICE_DISABLE
205
206#define CONFIG_EXTRA_ENV_SETTINGS \
207 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang71477062020-02-03 15:25:19 +0800208"initrd_high=0xffffffff\0"
Feng Li39e112d2016-11-03 14:15:17 +0800209
210/*
211 * Miscellaneous configurable options
212 */
Alison Wang71477062020-02-03 15:25:19 +0800213#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
214
Feng Li39e112d2016-11-03 14:15:17 +0800215#define CONFIG_CMD_GREPENV
216#define CONFIG_CMD_MEMINFO
217
218#define CONFIG_SYS_LOAD_ADDR 0x82000000
219
220#define CONFIG_LS102XA_STREAM_ID
221
Feng Li39e112d2016-11-03 14:15:17 +0800222#define CONFIG_SYS_INIT_SP_OFFSET \
223 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
224#define CONFIG_SYS_INIT_SP_ADDR \
225 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
226
227#ifdef CONFIG_SPL_BUILD
228#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
229#else
230/* start of monitor */
231#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
232#endif
233
234#define CONFIG_SYS_QE_FW_ADDR 0x67f40000
235
236/*
237 * Environment
238 */
239
240#define CONFIG_ENV_OVERWRITE
241
242#if defined(CONFIG_SD_BOOT)
Feng Li39e112d2016-11-03 14:15:17 +0800243#define CONFIG_SYS_MMC_ENV_DEV 0
Feng Li39e112d2016-11-03 14:15:17 +0800244#endif
245
246#define CONFIG_OF_BOARD_SETUP
247#define CONFIG_OF_STDOUT_VIA_ALIAS
Feng Li39e112d2016-11-03 14:15:17 +0800248
Feng Li39e112d2016-11-03 14:15:17 +0800249#include <asm/fsl_secure_boot.h>
250
251#endif