Tom Rini | 53633a8 | 2024-02-29 12:33:36 -0500 | [diff] [blame] | 1 | # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) |
| 2 | %YAML 1.2 |
| 3 | --- |
| 4 | $id: http://devicetree.org/schemas/phy/phy-cadence-torrent.yaml# |
| 5 | $schema: http://devicetree.org/meta-schemas/core.yaml# |
| 6 | |
| 7 | title: Cadence Torrent SD0801 PHY |
| 8 | |
| 9 | description: |
| 10 | This binding describes the Cadence SD0801 PHY (also known as Torrent PHY) |
| 11 | hardware included with the Cadence MHDP DisplayPort controller. Torrent |
| 12 | PHY also supports multilink multiprotocol combinations including protocols |
| 13 | such as PCIe, USB, SGMII, QSGMII etc. |
| 14 | |
| 15 | maintainers: |
| 16 | - Swapnil Jakhade <sjakhade@cadence.com> |
| 17 | - Yuti Amonkar <yamonkar@cadence.com> |
| 18 | |
| 19 | properties: |
| 20 | compatible: |
| 21 | enum: |
| 22 | - cdns,torrent-phy |
Tom Rini | 6bb92fc | 2024-05-20 09:54:58 -0600 | [diff] [blame] | 23 | - ti,j7200-serdes-10g |
Tom Rini | 53633a8 | 2024-02-29 12:33:36 -0500 | [diff] [blame] | 24 | - ti,j721e-serdes-10g |
| 25 | |
| 26 | '#address-cells': |
| 27 | const: 1 |
| 28 | |
| 29 | '#size-cells': |
| 30 | const: 0 |
| 31 | |
| 32 | '#clock-cells': |
| 33 | const: 1 |
| 34 | |
| 35 | clocks: |
| 36 | minItems: 1 |
| 37 | maxItems: 2 |
| 38 | description: |
Tom Rini | 6bb92fc | 2024-05-20 09:54:58 -0600 | [diff] [blame] | 39 | PHY input reference clocks - refclk (for PLL0) & pll1_refclk (for PLL1). |
| 40 | pll1_refclk is optional and used for multi-protocol configurations requiring |
| 41 | separate reference clock for each protocol. |
| 42 | Same refclk is used for both PLL0 and PLL1 if no separate pll1_refclk is used. |
| 43 | Optional parent clock (phy_en_refclk) to enable a reference clock output feature |
| 44 | on some platforms to output either derived or received reference clock. |
Tom Rini | 53633a8 | 2024-02-29 12:33:36 -0500 | [diff] [blame] | 45 | |
| 46 | clock-names: |
| 47 | minItems: 1 |
| 48 | items: |
| 49 | - const: refclk |
Tom Rini | 6bb92fc | 2024-05-20 09:54:58 -0600 | [diff] [blame] | 50 | - enum: [ pll1_refclk, phy_en_refclk ] |
Tom Rini | 53633a8 | 2024-02-29 12:33:36 -0500 | [diff] [blame] | 51 | |
| 52 | reg: |
| 53 | minItems: 1 |
| 54 | items: |
| 55 | - description: Offset of the Torrent PHY configuration registers. |
| 56 | - description: Offset of the DPTX PHY configuration registers. |
| 57 | |
| 58 | reg-names: |
| 59 | minItems: 1 |
| 60 | items: |
| 61 | - const: torrent_phy |
| 62 | - const: dptx_phy |
| 63 | |
| 64 | resets: |
| 65 | minItems: 1 |
| 66 | items: |
| 67 | - description: Torrent PHY reset. |
| 68 | - description: Torrent APB reset. This is optional. |
| 69 | |
| 70 | reset-names: |
| 71 | minItems: 1 |
| 72 | items: |
| 73 | - const: torrent_reset |
| 74 | - const: torrent_apb |
| 75 | |
| 76 | patternProperties: |
| 77 | '^phy@[0-3]$': |
| 78 | type: object |
| 79 | description: |
| 80 | Each group of PHY lanes with a single master lane should be represented as a sub-node. |
| 81 | properties: |
| 82 | reg: |
| 83 | description: |
| 84 | The master lane number. This is the lowest numbered lane in the lane group. |
| 85 | minimum: 0 |
| 86 | maximum: 3 |
| 87 | |
| 88 | resets: |
| 89 | minItems: 1 |
| 90 | maxItems: 4 |
| 91 | description: |
| 92 | Contains list of resets, one per lane, to get all the link lanes out of reset. |
| 93 | |
| 94 | "#phy-cells": |
| 95 | const: 0 |
| 96 | |
| 97 | cdns,phy-type: |
| 98 | description: |
| 99 | Specifies the type of PHY for which the group of PHY lanes is used. |
| 100 | Refer include/dt-bindings/phy/phy.h. Constants from the header should be used. |
| 101 | $ref: /schemas/types.yaml#/definitions/uint32 |
| 102 | minimum: 1 |
| 103 | maximum: 9 |
| 104 | |
| 105 | cdns,num-lanes: |
| 106 | description: |
| 107 | Number of lanes. |
| 108 | $ref: /schemas/types.yaml#/definitions/uint32 |
| 109 | enum: [1, 2, 3, 4] |
| 110 | default: 4 |
| 111 | |
| 112 | cdns,ssc-mode: |
| 113 | description: |
| 114 | Specifies the Spread Spectrum Clocking mode used. It can be NO_SSC, |
| 115 | EXTERNAL_SSC or INTERNAL_SSC. |
| 116 | Refer include/dt-bindings/phy/phy-cadence.h for the constants to be used. |
| 117 | $ref: /schemas/types.yaml#/definitions/uint32 |
| 118 | enum: [0, 1, 2] |
| 119 | default: 0 |
| 120 | |
| 121 | cdns,max-bit-rate: |
| 122 | description: |
| 123 | Maximum DisplayPort link bit rate to use, in Mbps |
| 124 | $ref: /schemas/types.yaml#/definitions/uint32 |
| 125 | enum: [2160, 2430, 2700, 3240, 4320, 5400, 8100] |
| 126 | default: 8100 |
| 127 | |
| 128 | required: |
| 129 | - reg |
| 130 | - resets |
| 131 | - "#phy-cells" |
| 132 | - cdns,phy-type |
| 133 | - cdns,num-lanes |
| 134 | |
| 135 | additionalProperties: false |
| 136 | |
| 137 | required: |
| 138 | - compatible |
| 139 | - "#address-cells" |
| 140 | - "#size-cells" |
| 141 | - clocks |
| 142 | - clock-names |
| 143 | - reg |
| 144 | - reg-names |
| 145 | - resets |
| 146 | - reset-names |
| 147 | |
| 148 | additionalProperties: false |
| 149 | |
| 150 | examples: |
| 151 | - | |
| 152 | #include <dt-bindings/phy/phy.h> |
| 153 | |
| 154 | bus { |
| 155 | #address-cells = <2>; |
| 156 | #size-cells = <2>; |
| 157 | |
| 158 | torrent-phy@f0fb500000 { |
| 159 | compatible = "cdns,torrent-phy"; |
| 160 | reg = <0xf0 0xfb500000 0x0 0x00100000>, |
| 161 | <0xf0 0xfb030a00 0x0 0x00000040>; |
| 162 | reg-names = "torrent_phy", "dptx_phy"; |
| 163 | resets = <&phyrst 0>; |
| 164 | reset-names = "torrent_reset"; |
| 165 | clocks = <&ref_clk>; |
| 166 | clock-names = "refclk"; |
| 167 | #address-cells = <1>; |
| 168 | #size-cells = <0>; |
| 169 | phy@0 { |
| 170 | reg = <0>; |
| 171 | resets = <&phyrst 1>, <&phyrst 2>, |
| 172 | <&phyrst 3>, <&phyrst 4>; |
| 173 | #phy-cells = <0>; |
| 174 | cdns,phy-type = <PHY_TYPE_DP>; |
| 175 | cdns,num-lanes = <4>; |
| 176 | cdns,max-bit-rate = <8100>; |
| 177 | }; |
| 178 | }; |
| 179 | }; |
| 180 | - | |
| 181 | #include <dt-bindings/phy/phy.h> |
| 182 | #include <dt-bindings/phy/phy-cadence.h> |
| 183 | |
| 184 | bus { |
| 185 | #address-cells = <2>; |
| 186 | #size-cells = <2>; |
| 187 | |
| 188 | torrent-phy@f0fb500000 { |
| 189 | compatible = "cdns,torrent-phy"; |
| 190 | reg = <0xf0 0xfb500000 0x0 0x00100000>; |
| 191 | reg-names = "torrent_phy"; |
| 192 | resets = <&phyrst 0>, <&phyrst 1>; |
| 193 | reset-names = "torrent_reset", "torrent_apb"; |
| 194 | clocks = <&ref_clk>; |
| 195 | clock-names = "refclk"; |
| 196 | #address-cells = <1>; |
| 197 | #size-cells = <0>; |
| 198 | phy@0 { |
| 199 | reg = <0>; |
| 200 | resets = <&phyrst 2>, <&phyrst 3>; |
| 201 | #phy-cells = <0>; |
| 202 | cdns,phy-type = <PHY_TYPE_PCIE>; |
| 203 | cdns,num-lanes = <2>; |
| 204 | cdns,ssc-mode = <CDNS_SERDES_NO_SSC>; |
| 205 | }; |
| 206 | |
| 207 | phy@2 { |
| 208 | reg = <2>; |
| 209 | resets = <&phyrst 4>; |
| 210 | #phy-cells = <0>; |
| 211 | cdns,phy-type = <PHY_TYPE_SGMII>; |
| 212 | cdns,num-lanes = <1>; |
| 213 | cdns,ssc-mode = <CDNS_SERDES_NO_SSC>; |
| 214 | }; |
| 215 | }; |
| 216 | }; |
| 217 | ... |