blob: 25f0e3d9c759f666e7d87f6fc2e5bb2e6d34f7f6 [file] [log] [blame]
Michal Simekeb1dfa72013-02-04 12:38:59 +01001/*
2 * Copyright (c) 2013 Xilinx Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Michal Simekeb1dfa72013-02-04 12:38:59 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Michal Simekb0bf9552013-04-23 11:35:18 +020010#define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000
11#define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000
12#define ZYNQ_SCU_BASEADDR 0xF8F00000
Michal Simekad2e2b72013-04-12 16:21:26 +020013#define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600
Michal Simek242192b2013-04-12 16:33:08 +020014#define ZYNQ_GEM_BASEADDR0 0xE000B000
15#define ZYNQ_GEM_BASEADDR1 0xE000C000
Michal Simek0dd222b2013-04-22 14:56:49 +020016#define ZYNQ_SDHCI_BASEADDR0 0xE0100000
17#define ZYNQ_SDHCI_BASEADDR1 0xE0101000
Michal Simekbeedbcf2013-04-22 15:21:33 +020018#define ZYNQ_I2C_BASEADDR0 0xE0004000
19#define ZYNQ_I2C_BASEADDR1 0xE0005000
Michal Simekeb1dfa72013-02-04 12:38:59 +010020
21/* Reflect slcr offsets */
22struct slcr_regs {
23 u32 scl; /* 0x0 */
24 u32 slcr_lock; /* 0x4 */
25 u32 slcr_unlock; /* 0x8 */
Michal Simekd9f2c112012-10-15 14:01:23 +020026 u32 reserved0[75];
27 u32 gem0_rclk_ctrl; /* 0x138 */
28 u32 gem1_rclk_ctrl; /* 0x13c */
29 u32 gem0_clk_ctrl; /* 0x140 */
30 u32 gem1_clk_ctrl; /* 0x144 */
31 u32 reserved1[46];
Michal Simekeb1dfa72013-02-04 12:38:59 +010032 u32 pss_rst_ctrl; /* 0x200 */
Michal Simek6d464802013-02-04 12:42:25 +010033 u32 reserved2[15];
34 u32 fpga_rst_ctrl; /* 0x240 */
35 u32 reserved3[5];
Michal Simekeb1dfa72013-02-04 12:38:59 +010036 u32 reboot_status; /* 0x258 */
Michal Simek6d464802013-02-04 12:42:25 +010037 u32 boot_mode; /* 0x25c */
38 u32 reserved4[116];
39 u32 trust_zone; /* 0x430 */ /* FIXME */
Michal Simek15d654c2013-04-22 15:43:02 +020040 u32 reserved5_1[63];
41 u32 pss_idcode; /* 0x530 */
42 u32 reserved5_2[51];
Michal Simek6d464802013-02-04 12:42:25 +010043 u32 ddr_urgent; /* 0x600 */
44 u32 reserved6[6];
45 u32 ddr_urgent_sel; /* 0x61c */
Michal Simek15d654c2013-04-22 15:43:02 +020046 u32 reserved7[56];
47 u32 mio_pin[54]; /* 0x700 - 0x7D4 */
48 u32 reserved8[74];
49 u32 lvl_shftr_en; /* 0x900 */
50 u32 reserved9[3];
Michal Simek6d464802013-02-04 12:42:25 +010051 u32 ocm_cfg; /* 0x910 */
Michal Simekeb1dfa72013-02-04 12:38:59 +010052};
53
Michal Simekb0bf9552013-04-23 11:35:18 +020054#define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR)
Michal Simekeb1dfa72013-02-04 12:38:59 +010055
Michal Simek6d464802013-02-04 12:42:25 +010056struct devcfg_regs {
57 u32 ctrl; /* 0x0 */
58 u32 lock; /* 0x4 */
59 u32 cfg; /* 0x8 */
60 u32 int_sts; /* 0xc */
61 u32 int_mask; /* 0x10 */
62 u32 status; /* 0x14 */
63 u32 dma_src_addr; /* 0x18 */
64 u32 dma_dst_addr; /* 0x1c */
65 u32 dma_src_len; /* 0x20 */
66 u32 dma_dst_len; /* 0x24 */
67 u32 rom_shadow; /* 0x28 */
68 u32 reserved1[2];
69 u32 unlock; /* 0x34 */
70 u32 reserved2[18];
71 u32 mctrl; /* 0x80 */
72 u32 reserved3;
73 u32 write_count; /* 0x88 */
74 u32 read_count; /* 0x8c */
75};
76
Michal Simekb0bf9552013-04-23 11:35:18 +020077#define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010078
79struct scu_regs {
80 u32 reserved1[16];
81 u32 filter_start; /* 0x40 */
82 u32 filter_end; /* 0x44 */
83};
84
Michal Simekb0bf9552013-04-23 11:35:18 +020085#define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010086
Michal Simekeb1dfa72013-02-04 12:38:59 +010087#endif /* _ASM_ARCH_HARDWARE_H */