wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * board/config.h - configuration options, board specific |
| 25 | */ |
| 26 | |
| 27 | #ifndef __CONFIG_H |
| 28 | #define __CONFIG_H |
| 29 | |
| 30 | /* |
| 31 | * High Level Configuration Options |
| 32 | * (easy to change) |
| 33 | */ |
| 34 | |
| 35 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
| 36 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
| 37 | #define CONFIG_SBC405 1 /* ...on a WR SBC405 board */ |
| 38 | |
| 39 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
| 40 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
| 41 | |
| 42 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 43 | |
| 44 | #define CONFIG_BAUDRATE 9600 |
| 45 | |
| 46 | #define CONFIG_PREBOOT "echo;echo Welcome to U-Boot for the sbc405;echo;echo Type \"? or help\" to get on-line help;echo" |
| 47 | |
| 48 | #define CONFIG_RAMBOOT \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 49 | "setenv bootargs root=/dev/ram rw nfsroot=${serverip}:${rootpath} " \ |
| 50 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 51 | "bootm ffc00000 ffca0000" |
| 52 | #define CONFIG_NFSBOOT \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 53 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 54 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 55 | "bootm ffc00000" |
| 56 | |
| 57 | #undef CONFIG_BOOTARGS |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 58 | #define CONFIG_BOOTCOMMAND "version;echo;tftpboot ${loadaddr} ${loadfile};bootvx" /* autoboot command */ |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 59 | |
| 60 | |
| 61 | #define CONFIG_MII 1 /* MII PHY management */ |
| 62 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
| 63 | #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */ |
| 64 | |
| 65 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 66 | "bootargs=emac(0,0)host:/T221ppc/target/config/sbc405/vxWorks.st " \ |
| 67 | "e=192.168.193.102:ffffffe0 h=192.168.193.100 u=target pw=hello " \ |
| 68 | "f=0x08 tn=sbc405 o=emac \0" \ |
| 69 | "env_startaddr=FF000000\0" \ |
| 70 | "env_endaddr=FF03FFFF\0" \ |
| 71 | "loadfile=vxWorks.st\0" \ |
| 72 | "loadaddr=0x01000000\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 73 | "net_load=tftpboot ${loadaddr} ${loadfile}\0" \ |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 74 | "uboot_startaddr=FFFC0000\0" \ |
| 75 | "uboot_endaddr=FFFFFFFF\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 76 | "update=tftp ${loadaddr} u-boot.bin;" \ |
| 77 | "protect off ${uboot_startaddr} ${uboot_endaddr};" \ |
| 78 | "era ${uboot_startaddr} ${uboot_endaddr};" \ |
| 79 | "cp.b ${loadaddr} ${uboot_startaddr} ${filesize};" \ |
| 80 | "protect on ${uboot_startaddr} ${uboot_endaddr}\0" \ |
| 81 | "zapenv=protect off ${env_startaddr} ${env_endaddr};" \ |
| 82 | "era ${env_startaddr} ${env_endaddr};" \ |
| 83 | "protect on ${env_startaddr} ${env_endaddr}\0" |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 84 | |
| 85 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 86 | |
| 87 | #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE) |
| 88 | |
| 89 | #define CONFIG_ENV_OVERWRITE |
| 90 | |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 91 | |
Jon Loeliger | 1f166a2 | 2007-07-04 22:30:58 -0500 | [diff] [blame] | 92 | /* |
| 93 | * Command line configuration. |
| 94 | */ |
| 95 | #include <config_cmd_default.h> |
| 96 | |
| 97 | #define CONFIG_CMD_BSP |
| 98 | #define CONFIG_CMD_ELF |
| 99 | #define CONFIG_CMD_I2C |
| 100 | #define CONFIG_CMD_IRQ |
| 101 | #define CONFIG_CMD_MII |
| 102 | #define CONFIG_CMD_PCI |
| 103 | #define CONFIG_CMD_PING |
| 104 | #define CONFIG_CMD_SDRAM |
| 105 | |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 106 | |
| 107 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 108 | |
| 109 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 110 | |
| 111 | #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */ |
| 112 | #define CONFIG_IPADDR 192.168.193.102 |
| 113 | #define CONFIG_NETMASK 255.255.255.224 |
| 114 | #define CONFIG_SERVERIP 192.168.193.119 |
| 115 | #define CONFIG_GATEWAYIP 192.168.193.97 |
| 116 | |
| 117 | /* |
| 118 | * Miscellaneous configurable options |
| 119 | */ |
| 120 | #define CFG_LONGHELP /* undef to save memory */ |
| 121 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 122 | |
| 123 | #undef CFG_HUSH_PARSER /* use "hush" command parser */ |
| 124 | #ifdef CFG_HUSH_PARSER |
| 125 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 126 | #endif |
| 127 | |
Jon Loeliger | 1f166a2 | 2007-07-04 22:30:58 -0500 | [diff] [blame] | 128 | #if defined(CONFIG_CMD_KGDB) |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 129 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 130 | #else |
| 131 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 132 | #endif |
| 133 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 134 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 135 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 136 | |
| 137 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 138 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
| 139 | |
| 140 | #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */ |
| 141 | #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */ |
| 142 | #define CFG_BASE_BAUD 691200 |
| 143 | |
| 144 | /* The following table includes the supported baudrates */ |
| 145 | #define CFG_BAUDRATE_TABLE \ |
| 146 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 147 | 57600, 115200, 230400, 460800, 921600 } |
| 148 | |
| 149 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 150 | #define CFG_EXTBDINFO 1 /* To use extended board_info (bd_t) */ |
| 151 | |
| 152 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 153 | |
| 154 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
| 155 | |
| 156 | #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
| 157 | |
| 158 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 159 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 160 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 161 | #define CFG_I2C_SLAVE 0x7F |
| 162 | |
| 163 | /*----------------------------------------------------------------------- |
| 164 | * PCI stuff |
| 165 | *----------------------------------------------------------------------- |
| 166 | */ |
| 167 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 168 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 169 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
| 170 | |
| 171 | #define CONFIG_PCI /* include pci support */ |
| 172 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
| 173 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 174 | /* resource configuration */ |
| 175 | |
| 176 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
| 177 | |
| 178 | #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 179 | #define CFG_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */ |
| 180 | #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ |
| 181 | #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 182 | #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ |
| 183 | #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 184 | #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */ |
| 185 | #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ |
| 186 | #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
| 187 | |
| 188 | /*----------------------------------------------------------------------- |
| 189 | * Start addresses for the final memory configuration |
| 190 | * (Set up by the startup code) |
| 191 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 192 | */ |
| 193 | #define CFG_SDRAM_BASE 0x00000000 |
| 194 | #define CFG_MONITOR_BASE 0xFFFC0000 |
| 195 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
| 196 | #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
| 197 | |
| 198 | /* |
| 199 | * For booting Linux, the board info and command line data |
| 200 | * have to be in the first 8 MB of memory, since this is |
| 201 | * the maximum mapped by the Linux kernel during initialization. |
| 202 | */ |
| 203 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 204 | |
| 205 | /*----------------------------------------------------------------------- |
| 206 | * FLASH organization |
| 207 | */ |
| 208 | #define CFG_FLASH_BASE 0xFF000000 |
| 209 | #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */ |
| 210 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 211 | #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */ |
| 212 | #define CFG_FLASH_INCREMENT 0x01000000 |
| 213 | #undef CFG_FLASH_PROTECTION /* don't use hardware protection */ |
| 214 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 215 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 216 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 217 | #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 218 | |
| 219 | /*----------------------------------------------------------------------- |
| 220 | * Environment Variable setup |
| 221 | */ |
| 222 | #define CFG_ENV_ADDR CFG_FLASH_BASE /* starting right at the beginning */ |
| 223 | #define CFG_ENV_IS_IN_FLASH 1 |
| 224 | #define CFG_ENV_OFFSET 0 /* starting right at the beginning */ |
| 225 | #define CFG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */ |
| 226 | #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */ |
| 227 | |
| 228 | /*----------------------------------------------------------------------- |
| 229 | * Cache Configuration |
| 230 | */ |
Wolfgang Denk | 0ee7077 | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 231 | #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */ |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 232 | /* have only 8kB, 16kB is save here */ |
| 233 | #define CFG_CACHELINE_SIZE 32 /* ... */ |
Jon Loeliger | 1f166a2 | 2007-07-04 22:30:58 -0500 | [diff] [blame] | 234 | #if defined(CONFIG_CMD_KGDB) |
wdenk | d334105 | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 235 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 236 | #endif |
| 237 | |
| 238 | /*----------------------------------------------------------------------- |
| 239 | * External Bus Controller (EBC) Setup |
| 240 | */ |
| 241 | #define FLASH0_BA CFG_FLASH_BASE /* FLASH 0 Base Address */ |
| 242 | |
| 243 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
| 244 | #define CFG_EBC_PB0AP 0x92015480 |
| 245 | #define CFG_EBC_PB0CR FLASH0_BA | 0x9C000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=32bit*/ |
| 246 | |
| 247 | /*----------------------------------------------------------------------- |
| 248 | * Definitions for initial stack pointer and data area (in data cache) |
| 249 | */ |
| 250 | |
| 251 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
| 252 | #define CFG_TEMP_STACK_OCM 1 |
| 253 | |
| 254 | /* On Chip Memory location */ |
| 255 | #define CFG_OCM_DATA_ADDR 0xF8000000 |
| 256 | #define CFG_OCM_DATA_SIZE 0x1000 |
| 257 | |
| 258 | #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */ |
| 259 | #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */ |
| 260 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 261 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 262 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 263 | |
| 264 | /*----------------------------------------------------------------------- |
| 265 | * Definitions for Serial Presence Detect EEPROM address |
| 266 | * (to get SDRAM settings) |
| 267 | */ |
| 268 | #define SPD_EEPROM_ADDRESS 0x50 |
| 269 | #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */ |
| 270 | |
| 271 | /* |
| 272 | * Internal Definitions |
| 273 | * |
| 274 | * Boot Flags |
| 275 | */ |
| 276 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 277 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 278 | |
| 279 | #endif /* __CONFIG_H */ |