blob: fd810961d0ecedaf2ab23d26c8ff0f579787ee72 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405GP CPU */
37#define CONFIG_4xx 1 /* ...member of PPC405 family */
38#define CONFIG_W7O 1 /* ...on a Wave 7 Optics board */
39#define CONFIG_W7OLMC 1 /* ...specifically an LMC */
40
wdenkda55c6e2004-01-20 23:12:12 +000041#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
42#define CONFIG_MISC_INIT_F 1 /* and misc_init_f() */
wdenke2211742002-11-02 23:30:20 +000043
44#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
45
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
49#if 1
50#define CONFIG_BOOTCOMMAND "bootvx" /* VxWorks boot command */
51#else
52#define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
53#endif
54
55#undef CONFIG_BOOTARGS
56
57#define CONFIG_LOADADDR F0080000
58
59#define CONFIG_ETHADDR 00:06:0D:00:00:00 /* Default, overridden at boot */
60#define CONFIG_OVERWRITE_ETHADDR_ONCE
61#define CONFIG_IPADDR 192.168.1.1
62#define CONFIG_NETMASK 255.255.255.0
63#define CONFIG_SERVERIP 192.168.1.2
64
65#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
66#undef CFG_LOADS_BAUD_CHANGE /* disallow baudrate change */
67
68#define CONFIG_MII 1 /* MII PHY management */
69#define CONFIG_PHY_ADDR 0 /* PHY address */
70
71#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
72
Jon Loeliger21616192007-07-08 15:31:57 -050073/*
74 * Command line configuration.
75 */
76#include <config_cmd_default.h>
wdenke2211742002-11-02 23:30:20 +000077
Jon Loeliger21616192007-07-08 15:31:57 -050078#define CONFIG_CMD_PCI
79#define CONFIG_CMD_IRQ
80#define CONFIG_CMD_ASKENV
81#define CONFIG_CMD_DHCP
82#define CONFIG_CMD_BEDBUG
83#define CONFIG_CMD_DATE
84#define CONFIG_CMD_I2C
85#define CONFIG_CMD_EEPROM
86#define CONFIG_CMD_ELF
87#define CONFIG_CMD_BSP
88#define CONFIG_CMD_REGINFO
wdenke2211742002-11-02 23:30:20 +000089
90#undef CONFIG_WATCHDOG /* watchdog disabled */
91#define CONFIG_HW_WATCHDOG /* HW Watchdog, board specific */
92
93#define CONFIG_SPD_EEPROM /* SPD EEPROM for SDRAM param. */
wdenkb666c8f2003-03-06 00:58:30 +000094#define CONFIG_SPDDRAM_SILENT /* No output if spd fails */
wdenke2211742002-11-02 23:30:20 +000095/*
96 * Miscellaneous configurable options
97 */
98#define CFG_LONGHELP /* undef to save memory */
99#define CFG_PROMPT "Wave7Optics> " /* Monitor Command Prompt */
100#undef CFG_HUSH_PARSER /* No hush parse for U-Boot */
101#ifdef CFG_HUSH_PARSER
102#define CFG_PROMPT_HUSH_PS2 "> "
103#endif
Jon Loeliger21616192007-07-08 15:31:57 -0500104#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000105#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
106#else
107#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
108#endif
109#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
110#define CFG_MAXARGS 16 /* max number of command args */
111#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
112
113#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
114#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
115
116#undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
117#define CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
118#define CFG_BASE_BAUD 384000
119
120
121/* The following table includes the supported baudrates */
122#define CFG_BAUDRATE_TABLE {9600}
123
124#define CFG_CLKS_IN_HZ 1 /* everything, incl board info, in Hz */
125
126#define CFG_LOAD_ADDR 0x100000 /* default load address */
127#define CFG_EXTBDINFO 1 /* use extended board_info (bd_t) */
128
129#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
130
131/*-----------------------------------------------------------------------
132 * PCI stuff
133 *-----------------------------------------------------------------------
134 */
135#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
136#define PCI_HOST_FORCE 1 /* configure as pci host */
137#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
138
139
140#define CONFIG_PCI /* include pci support */
141#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
142#define CONFIG_PCI_PNP /* pci plug-and-play */
143/* resource configuration */
144#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
145#define CFG_PCI_SUBSYS_DEVICEID 0x0156 /* PCI Device ID: 405GP */
146#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
147#define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
148#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
149#define CFG_PCI_PTM2LA 0x00000000 /* disabled */
150#define CFG_PCI_PTM2MS 0x00000000 /* disabled */
151#define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
152
153/*-----------------------------------------------------------------------
154 * Set up values for external bus controller
155 * used by cpu_init.c
156 *-----------------------------------------------------------------------
157 */
158 /* Don't use PerWE instead of PCI_INT ( these functions share a pin ) */
159#undef CONFIG_USE_PERWE
160
161/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
162#define CFG_TEMP_STACK_OCM 1
163
164/* bank 0 is boot flash */
165/* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
166#define CFG_W7O_EBC_PB0AP 0x03050440
167/* BAS=0xFFE,BS=0x1(2MB),BU=0x3(R/W),BW=0x0(8 bits) */
168#define CFG_W7O_EBC_PB0CR 0xFFE38000
169
170/* bank 1 is main flash */
171/* BME=0,TWT=11,CSN=1,OEN=1,WBN=0,WBF=0,TH=1,RE=0,SOR=0,BEM=1,PEN=0 */
172#define CFG_EBC_PB1AP 0x05850240
173/* BAS=0xF00,BS=0x7(128MB),BU=0x3(R/W),BW=0x10(32 bits) */
174#define CFG_EBC_PB1CR 0xF00FC000
175
176/* bank 2 is RTC/NVRAM */
177/* BME=0,TWT=6,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
178#define CFG_EBC_PB2AP 0x03000440
179/* BAS=0xFC0,BS=0x0(1MB),BU=0x3(R/W),BW=0x0(8 bits) */
180#define CFG_EBC_PB2CR 0xFC018000
181
182/* bank 3 is FPGA 0 */
183/* BME=0,TWT=4,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=0,PEN=0 */
184#define CFG_EBC_PB3AP 0x02000400
185/* BAS=0xFD0,BS=0x0(1MB),BU=0x3(R/W),BW=0x1(16 bits) */
186#define CFG_EBC_PB3CR 0xFD01A000
187
188/* bank 4 is FPGA 1 */
189/* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
190#define CFG_EBC_PB4AP 0x02000400
191/* BAS=,BS=,BU=0x3(R/W),BW=0x0(8 bits) */
192#define CFG_EBC_PB4CR 0xFD11A000
193
194/* bank 5 is FPGA 2 */
195/* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
196#define CFG_EBC_PB5AP 0x02000400
197/* BAS=,BS=,BU=0x3(R/W),BW=0x1(16 bits) */
198#define CFG_EBC_PB5CR 0xFD21A000
199
200/* bank 6 is unused */
201/* pb6ap = 0 */
202#define CFG_EBC_PB6AP 0x00000000
203/* pb6cr = 0 */
204#define CFG_EBC_PB6CR 0x00000000
205
206/* bank 7 is LED register */
207/* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
208#define CFG_W7O_EBC_PB7AP 0x03050440
209/* BAS=0xFE0,BS=0x0(1MB),BU=0x3(R/W),BW=0x2(32 bits) */
210#define CFG_W7O_EBC_PB7CR 0xFE01C000
211
212/*-----------------------------------------------------------------------
213 * Start addresses for the final memory configuration
214 * (Set up by the startup code)
215 * Please note that CFG_SDRAM_BASE _must_ start at 0
216 */
217#define CFG_SDRAM_BASE 0x00000000
218#define CFG_FLASH_BASE 0xFFFC0000
219#define CFG_MONITOR_BASE CFG_FLASH_BASE
220#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
221#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
222
223/*
224 * For booting Linux, the board info and command line data
225 * have to be in the first 8 MB of memory, since this is
226 * the maximum mapped by the Linux kernel during initialization.
227 */
228#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
229/*-----------------------------------------------------------------------
230 * FLASH organization
231 */
232#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
233#define CFG_MAX_FLASH_SECT 256 /* max number of sec on 1 chip */
234
235#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout, Flash Erase, in ms */
236#define CFG_FLASH_WRITE_TOUT 500 /* Timeout, Flash Write, in ms */
237#define CFG_FLASH_PROTECTION 1 /* Use real Flash protection */
238
239#if 1 /* Use NVRAM for environment variables */
240/*-----------------------------------------------------------------------
241 * NVRAM organization
242 */
243#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for env vars */
244#define CFG_NVRAM_BASE_ADDR 0xfc000000 /* NVRAM base address */
245#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
246#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
247/*define CFG_ENV_ADDR \
248 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) Env */
249#define CFG_ENV_ADDR CFG_NVRAM_BASE_ADDR
250
251#else /* Use Boot Flash for environment variables */
252/*-----------------------------------------------------------------------
253 * Flash EEPROM for environment
254 */
255#define CFG_ENV_IS_IN_FLASH 1
256#define CFG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
257#define CFG_ENV_SIZE 0x10000 /* Total Size of env. sector */
258
259#define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sec tot sze */
260#endif
261
262/*-----------------------------------------------------------------------
263 * I2C EEPROM (CAT24WC08) for environment
264 */
265#define CONFIG_HARD_I2C /* I2c with hardware support */
266#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
267#define CFG_I2C_SLAVE 0x7F
268
269#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
270#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
271/* mask of address bits that overflow into the "EEPROM chip address" */
272#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
273#define CFG_EEPROM_PAGE_WRITE_ENABLE
274#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
275 /* 16 byte page write mode using*/
276 /* last 4 bits of the address */
277#define CFG_I2C_MULTI_EEPROMS
278/*-----------------------------------------------------------------------
279 * Definitions for Serial Presence Detect EEPROM address
280 * (to get SDRAM settings)
281 */
282#define SPD_EEPROM_ADDRESS 0x50 /* XXX conflicting address!!! XXX */
283
284/*-----------------------------------------------------------------------
285 * Cache Configuration
286 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200287#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
wdenke2211742002-11-02 23:30:20 +0000288#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger21616192007-07-08 15:31:57 -0500289#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000290#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above val. */
291#endif
292
293/*
294 * Init Memory Controller:
295 */
296#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
297#define FLASH_BASE1_PRELIM 0xF0000000 /* FLASH bank #1 */
298
299/* On Chip Memory location */
300#define CFG_OCM_DATA_ADDR 0xF8000000
301#define CFG_OCM_DATA_SIZE 0x1000
302
303/*-----------------------------------------------------------------------
304 * Definitions for initial stack pointer and data area (in RAM)
305 */
306#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
307#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
308#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
309#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
310#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
311
312
313/*
314 * Internal Definitions
315 *
316 * Boot Flags
317 */
318#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
319#define BOOTFLAG_WARM 0x02 /* Software reboot */
320
Jon Loeliger21616192007-07-08 15:31:57 -0500321#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000322#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
323#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
324#endif
325
326/*
327 * FPGA(s) configuration
328 */
329#define CFG_FPGA_IMAGE_LEN 0x80000 /* 512KB FPGA image */
330#define CONFIG_NUM_FPGAS 3 /* Number of FPGAs on board */
331#define CONFIG_MAX_FPGAS 6 /* Maximum number of FPGAs */
332#define CONFIG_FPGAS_BASE 0xFD000000L /* Base address of FPGAs */
333#define CONFIG_FPGAS_BANK_SIZE 0x00100000L /* FPGAs' mmap bank size */
334
335#endif /* __CONFIG_H */