blob: 33c8b1c2d7b6f2896452fa172dccdbab8db492aa [file] [log] [blame]
wdenkbb33bab2004-05-13 13:23:58 +00001/*
wdenk9e7130b2004-09-09 17:44:35 +00002 * ueberarbeitet durch Christoph Seyfert
3 *
wdenk8d5d28a2005-04-02 22:37:54 +00004 * (C) Copyright 2004-2005 DENX Software Engineering,
wdenkbb33bab2004-05-13 13:23:58 +00005 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/*
32 * board/config.h - configuration options, board specific
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
39#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
40#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
41#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
42#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
43#endif
44
wdenk9e7130b2004-09-09 17:44:35 +000045/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
49#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
50#define CONFIG_PPCHAMELEON_CLK_25
51#endif
52
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenkbb33bab2004-05-13 13:23:58 +000059/*
60 * Debug stuff
61 */
62#undef __DEBUG_START_FROM_SRAM__
63#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
66#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
67#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
75#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
77
78#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
80
wdenk9e7130b2004-09-09 17:44:35 +000081#ifdef CONFIG_PPCHAMELEON_CLK_25
82# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
83#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenkbb33bab2004-05-13 13:23:58 +000084#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk9e7130b2004-09-09 17:44:35 +000085#else
86# error "* External frequency (SysClk) not defined! *"
87#endif
wdenkbb33bab2004-05-13 13:23:58 +000088
wdenk9e7130b2004-09-09 17:44:35 +000089#define CONFIG_UART1_CONSOLE 1 /* Use second UART */
wdenkbb33bab2004-05-13 13:23:58 +000090#define CONFIG_BAUDRATE 115200
91#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
92
wdenk9e7130b2004-09-09 17:44:35 +000093#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
94#define CONFIG_IDENT_STRING "1"
95
wdenkbb33bab2004-05-13 13:23:58 +000096#undef CONFIG_BOOTARGS
97
98/* Ethernet stuff */
99#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
wdenk9e7130b2004-09-09 17:44:35 +0000100#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
wdenk54070ab2004-12-31 09:32:47 +0000101#define CONFIG_HAS_ETH1
wdenk9e7130b2004-09-09 17:44:35 +0000102#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
wdenkbb33bab2004-05-13 13:23:58 +0000103
104#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
105#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
106
107
108#undef CONFIG_EXT_PHY
wdenk9e7130b2004-09-09 17:44:35 +0000109#define CONFIG_NET_MULTI 1
wdenkbb33bab2004-05-13 13:23:58 +0000110
111#define CONFIG_MII 1 /* MII PHY management */
112#ifndef CONFIG_EXT_PHY
stroese3c890fe2005-06-30 13:06:07 +0000113#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
stroese046c4832005-07-01 15:53:57 +0000114#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
wdenkbb33bab2004-05-13 13:23:58 +0000115#else
116#define CONFIG_PHY_ADDR 2 /* PHY address */
117#endif
118#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
119
wdenk8d5d28a2005-04-02 22:37:54 +0000120#define CONFIG_TIMESTAMP /* Print image info with timestamp */
121
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500122
123/*
124 * Command line configuration.
125 */
126#include <config_cmd_default.h>
127
128#define CONFIG_CMD_DHCP
129#define CONFIG_CMD_ELF
130#define CONFIG_CMD_EEPROM
131#define CONFIG_CMD_I2C
132#define CONFIG_CMD_IRQ
133#define CONFIG_CMD_JFFS2
134#define CONFIG_CMD_MII
135#define CONFIG_CMD_NAND
136#define CONFIG_CMD_NFS
137#define CONFIG_CMD_SNTP
138
wdenkbb33bab2004-05-13 13:23:58 +0000139
140#define CONFIG_MAC_PARTITION
141#define CONFIG_DOS_PARTITION
142
wdenkbb33bab2004-05-13 13:23:58 +0000143#undef CONFIG_WATCHDOG /* watchdog disabled */
144
145#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
146#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
147
148#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
149
150/*
151 * Miscellaneous configurable options
152 */
153#define CFG_LONGHELP /* undef to save memory */
154#define CFG_PROMPT "=> " /* Monitor Command Prompt */
155
wdenk9e7130b2004-09-09 17:44:35 +0000156#define CFG_HUSH_PARSER /* use "hush" command parser */
wdenkbb33bab2004-05-13 13:23:58 +0000157#ifdef CFG_HUSH_PARSER
158#define CFG_PROMPT_HUSH_PS2 "> "
159#endif
160
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500161#if defined(CONFIG_CMD_KGDB)
wdenkbb33bab2004-05-13 13:23:58 +0000162#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
163#else
164#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
165#endif
166#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
167#define CFG_MAXARGS 16 /* max number of command args */
168#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
169
170#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
171
172#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
173
174#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
175#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
176
177#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
178#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
179#define CFG_BASE_BAUD 691200
180
181/* The following table includes the supported baudrates */
182#define CFG_BAUDRATE_TABLE \
183 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
184 57600, 115200, 230400, 460800, 921600 }
185
186#define CFG_LOAD_ADDR 0x100000 /* default load address */
187#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
188
189#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
190
191#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
192
193/*-----------------------------------------------------------------------
194 * NAND-FLASH stuff
195 *-----------------------------------------------------------------------
196 */
197#define CFG_NAND0_BASE 0xFF400000
198#define CFG_NAND1_BASE 0xFF000000
Marian Balakowicz6a076752006-04-08 19:08:06 +0200199#define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
200#define NAND_BIG_DELAY_US 25
wdenkbb33bab2004-05-13 13:23:58 +0000201
202/* For CATcenter there is only NAND on the module */
203#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
204#define SECTORSIZE 512
205#define NAND_NO_RB
206
207#define ADDR_COLUMN 1
208#define ADDR_PAGE 2
209#define ADDR_COLUMN_PAGE 3
210
211#define NAND_ChipID_UNKNOWN 0x00
212#define NAND_MAX_FLOORS 1
213#define NAND_MAX_CHIPS 1
214
215#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
216#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
217#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
218#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
219
220#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
221#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
222#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
223#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
224
225
Marian Balakowicz6a076752006-04-08 19:08:06 +0200226#define MACRO_NAND_DISABLE_CE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000227{ \
Marian Balakowicz6a076752006-04-08 19:08:06 +0200228 switch((unsigned long)nandptr) \
wdenkbb33bab2004-05-13 13:23:58 +0000229 { \
230 case CFG_NAND0_BASE: \
231 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
232 break; \
233 case CFG_NAND1_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
235 break; \
236 } \
237} while(0)
238
Marian Balakowicz6a076752006-04-08 19:08:06 +0200239#define MACRO_NAND_ENABLE_CE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000240{ \
Marian Balakowicz6a076752006-04-08 19:08:06 +0200241 switch((unsigned long)nandptr) \
wdenkbb33bab2004-05-13 13:23:58 +0000242 { \
243 case CFG_NAND0_BASE: \
244 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
245 break; \
246 case CFG_NAND1_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
248 break; \
249 } \
250} while(0)
251
Marian Balakowicz6a076752006-04-08 19:08:06 +0200252#define MACRO_NAND_CTL_CLRALE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000253{ \
254 switch((unsigned long)nandptr) \
255 { \
256 case CFG_NAND0_BASE: \
257 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
258 break; \
259 case CFG_NAND1_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
261 break; \
262 } \
263} while(0)
264
Marian Balakowicz6a076752006-04-08 19:08:06 +0200265#define MACRO_NAND_CTL_SETALE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000266{ \
267 switch((unsigned long)nandptr) \
268 { \
269 case CFG_NAND0_BASE: \
270 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
271 break; \
272 case CFG_NAND1_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
274 break; \
275 } \
276} while(0)
277
Marian Balakowicz6a076752006-04-08 19:08:06 +0200278#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
wdenkbb33bab2004-05-13 13:23:58 +0000279{ \
280 switch((unsigned long)nandptr) \
281 { \
282 case CFG_NAND0_BASE: \
283 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
284 break; \
285 case CFG_NAND1_BASE: \
286 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
287 break; \
288 } \
289} while(0)
290
Marian Balakowicz6a076752006-04-08 19:08:06 +0200291#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
wdenkbb33bab2004-05-13 13:23:58 +0000292 switch((unsigned long)nandptr) { \
293 case CFG_NAND0_BASE: \
294 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
295 break; \
296 case CFG_NAND1_BASE: \
297 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
298 break; \
299 } \
300} while(0)
301
302#ifdef NAND_NO_RB
303/* constant delay (see also tR in the datasheet) */
304#define NAND_WAIT_READY(nand) do { \
305 udelay(12); \
306} while (0)
307#else
308/* use the R/B pin */
309/* TBD */
310#endif
311
312#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
313#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
314#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
315#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
316
317/*-----------------------------------------------------------------------
318 * PCI stuff
319 *-----------------------------------------------------------------------
320 */
321#if 0 /* No PCI on CATcenter */
322#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
323#define PCI_HOST_FORCE 1 /* configure as pci host */
324#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
325
326#define CONFIG_PCI /* include pci support */
327#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
328#undef CONFIG_PCI_PNP /* do pci plug-and-play */
329 /* resource configuration */
330
331#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
332
wdenk9e7130b2004-09-09 17:44:35 +0000333#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
334#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
wdenkbb33bab2004-05-13 13:23:58 +0000335#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenk9e7130b2004-09-09 17:44:35 +0000336
wdenkbb33bab2004-05-13 13:23:58 +0000337#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
338#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
339#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
340#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
341#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
342#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
343#endif /* No PCI */
344
345/*-----------------------------------------------------------------------
346 * Start addresses for the final memory configuration
347 * (Set up by the startup code)
348 * Please note that CFG_SDRAM_BASE _must_ start at 0
349 */
350#define CFG_SDRAM_BASE 0x00000000
351#define CFG_FLASH_BASE 0xFFFC0000
352#define CFG_MONITOR_BASE CFG_FLASH_BASE
353#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
354#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
355
356/*
357 * For booting Linux, the board info and command line data
358 * have to be in the first 8 MB of memory, since this is
359 * the maximum mapped by the Linux kernel during initialization.
360 */
361#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
362/*-----------------------------------------------------------------------
363 * FLASH organization
364 */
365#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
366#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
367
368#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
369#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
370
371#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
372#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
373#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
374/*
375 * The following defines are added for buggy IOP480 byte interface.
376 * All other boards should use the standard values (CPCI405 etc.)
377 */
378#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
379#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
380#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
381
382#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
383
wdenkbb33bab2004-05-13 13:23:58 +0000384/*-----------------------------------------------------------------------
385 * Environment Variable setup
386 */
387#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
388#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
389#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
390#define CFG_ENV_ADDR_REDUND 0xFFFFA000
391#define CFG_ENV_SIZE_REDUND 0x2000
392
393#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
394#define CFG_NVRAM_SIZE 242 /* NVRAM size */
395
396/*-----------------------------------------------------------------------
397 * I2C EEPROM (CAT24WC16) for environment
398 */
399#define CONFIG_HARD_I2C /* I2c with hardware support */
400#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
401#define CFG_I2C_SLAVE 0x7F
402
403#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
404#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
405/* mask of address bits that overflow into the "EEPROM chip address" */
406/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
407#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
408 /* 16 byte page write mode using*/
409 /* last 4 bits of the address */
410#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
411#define CFG_EEPROM_PAGE_WRITE_ENABLE
412
413/*-----------------------------------------------------------------------
414 * Cache Configuration
415 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200416#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkbb33bab2004-05-13 13:23:58 +0000417 /* have only 8kB, 16kB is save here */
418#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500419#if defined(CONFIG_CMD_KGDB)
wdenkbb33bab2004-05-13 13:23:58 +0000420#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
421#endif
422
423/*
424 * Init Memory Controller:
425 *
426 * BR0/1 and OR0/1 (FLASH)
427 */
428
429#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
430
431/*-----------------------------------------------------------------------
432 * External Bus Controller (EBC) Setup
433 */
434
435/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
436#define CFG_EBC_PB0AP 0x92015480
437#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
438
439/* Memory Bank 1 (External SRAM) initialization */
440/* Since this must replace NOR Flash, we use the same settings for CS0 */
441#define CFG_EBC_PB1AP 0x92015480
442#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
443
444/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
445#define CFG_EBC_PB2AP 0x92015480
446#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
447
448/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
449#define CFG_EBC_PB3AP 0x92015480
450#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
451
wdenk9e7130b2004-09-09 17:44:35 +0000452#ifdef CONFIG_PPCHAMELEON_SMI712
453/*
454 * Video console (graphic: SMI LynxEM)
455 */
456#define CONFIG_VIDEO
457#define CONFIG_CFB_CONSOLE
458#define CONFIG_VIDEO_SMI_LYNXEM
459#define CONFIG_VIDEO_LOGO
460/*#define CONFIG_VIDEO_BMP_LOGO*/
461#define CONFIG_CONSOLE_EXTRA_INFO
462#define CONFIG_VGA_AS_SINGLE_DEVICE
463/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
464#define CFG_ISA_IO 0xE8000000
465/* see also drivers/videomodes.c */
466#define CFG_DEFAULT_VIDEO_MODE 0x303
wdenkbb33bab2004-05-13 13:23:58 +0000467#endif
468
469/*-----------------------------------------------------------------------
470 * FPGA stuff
471 */
472/* FPGA internal regs */
473#define CFG_FPGA_MODE 0x00
474#define CFG_FPGA_STATUS 0x02
475#define CFG_FPGA_TS 0x04
476#define CFG_FPGA_TS_LOW 0x06
477#define CFG_FPGA_TS_CAP0 0x10
478#define CFG_FPGA_TS_CAP0_LOW 0x12
479#define CFG_FPGA_TS_CAP1 0x14
480#define CFG_FPGA_TS_CAP1_LOW 0x16
481#define CFG_FPGA_TS_CAP2 0x18
482#define CFG_FPGA_TS_CAP2_LOW 0x1a
483#define CFG_FPGA_TS_CAP3 0x1c
484#define CFG_FPGA_TS_CAP3_LOW 0x1e
485
486/* FPGA Mode Reg */
487#define CFG_FPGA_MODE_CF_RESET 0x0001
488#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
489#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
490#define CFG_FPGA_MODE_TS_CLEAR 0x2000
491
492/* FPGA Status Reg */
493#define CFG_FPGA_STATUS_DIP0 0x0001
494#define CFG_FPGA_STATUS_DIP1 0x0002
495#define CFG_FPGA_STATUS_DIP2 0x0004
496#define CFG_FPGA_STATUS_FLASH 0x0008
497#define CFG_FPGA_STATUS_TS_IRQ 0x1000
498
499#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
500#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
501
502/* FPGA program pin configuration */
503#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
504#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
505#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
506#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
507#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
508
509/*-----------------------------------------------------------------------
510 * Definitions for initial stack pointer and data area (in data cache)
511 */
512/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenk9e7130b2004-09-09 17:44:35 +0000513#define CFG_TEMP_STACK_OCM 1
wdenkbb33bab2004-05-13 13:23:58 +0000514
515/* On Chip Memory location */
516#define CFG_OCM_DATA_ADDR 0xF8000000
517#define CFG_OCM_DATA_SIZE 0x1000
518#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
519#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
520
521#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
522#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
523#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
524
525/*-----------------------------------------------------------------------
526 * Definitions for GPIO setup (PPC405EP specific)
527 *
528 * GPIO0[0] - External Bus Controller BLAST output
529 * GPIO0[1-9] - Instruction trace outputs -> GPIO
530 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
531 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
532 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
533 * GPIO0[24-27] - UART0 control signal inputs/outputs
534 * GPIO0[28-29] - UART1 data signal input/output
535 * GPIO0[30] - EMAC0 input
536 * GPIO0[31] - EMAC1 reject packet as output
537 */
538#define CFG_GPIO0_OSRH 0x40000550
539#define CFG_GPIO0_OSRL 0x00000110
540#define CFG_GPIO0_ISR1H 0x00000000
541/*#define CFG_GPIO0_ISR1L 0x15555445*/
542#define CFG_GPIO0_ISR1L 0x15555444
543#define CFG_GPIO0_TSRH 0x00000000
544#define CFG_GPIO0_TSRL 0x00000000
545#define CFG_GPIO0_TCR 0xF7FF8014
546
547/*
548 * Internal Definitions
549 *
550 * Boot Flags
551 */
552#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
553#define BOOTFLAG_WARM 0x02 /* Software reboot */
554
555
556#define CONFIG_NO_SERIAL_EEPROM
557
558/*--------------------------------------------------------------------*/
559
560#ifdef CONFIG_NO_SERIAL_EEPROM
561
562/*
563!-----------------------------------------------------------------------
564! Defines for entry options.
565! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
566! are plugged in the board will be utilized as non-ECC DIMMs.
567!-----------------------------------------------------------------------
568*/
569#undef AUTO_MEMORY_CONFIG
570#define DIMM_READ_ADDR 0xAB
571#define DIMM_WRITE_ADDR 0xAA
572
wdenkbb33bab2004-05-13 13:23:58 +0000573#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
574#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
575#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
576#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
577#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
578#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
579#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
580#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
581#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
582#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
583
584/* Defines for CPC0_PLLMR1 Register fields */
585#define PLL_ACTIVE 0x80000000
586#define CPC0_PLLMR1_SSCS 0x80000000
587#define PLL_RESET 0x40000000
588#define CPC0_PLLMR1_PLLR 0x40000000
589 /* Feedback multiplier */
590#define PLL_FBKDIV 0x00F00000
591#define CPC0_PLLMR1_FBDV 0x00F00000
592#define PLL_FBKDIV_16 0x00000000
593#define PLL_FBKDIV_1 0x00100000
594#define PLL_FBKDIV_2 0x00200000
595#define PLL_FBKDIV_3 0x00300000
596#define PLL_FBKDIV_4 0x00400000
597#define PLL_FBKDIV_5 0x00500000
598#define PLL_FBKDIV_6 0x00600000
599#define PLL_FBKDIV_7 0x00700000
600#define PLL_FBKDIV_8 0x00800000
601#define PLL_FBKDIV_9 0x00900000
602#define PLL_FBKDIV_10 0x00A00000
603#define PLL_FBKDIV_11 0x00B00000
604#define PLL_FBKDIV_12 0x00C00000
605#define PLL_FBKDIV_13 0x00D00000
606#define PLL_FBKDIV_14 0x00E00000
607#define PLL_FBKDIV_15 0x00F00000
608 /* Forward A divisor */
609#define PLL_FWDDIVA 0x00070000
610#define CPC0_PLLMR1_FWDVA 0x00070000
611#define PLL_FWDDIVA_8 0x00000000
612#define PLL_FWDDIVA_7 0x00010000
613#define PLL_FWDDIVA_6 0x00020000
614#define PLL_FWDDIVA_5 0x00030000
615#define PLL_FWDDIVA_4 0x00040000
616#define PLL_FWDDIVA_3 0x00050000
617#define PLL_FWDDIVA_2 0x00060000
618#define PLL_FWDDIVA_1 0x00070000
619 /* Forward B divisor */
620#define PLL_FWDDIVB 0x00007000
621#define CPC0_PLLMR1_FWDVB 0x00007000
622#define PLL_FWDDIVB_8 0x00000000
623#define PLL_FWDDIVB_7 0x00001000
624#define PLL_FWDDIVB_6 0x00002000
625#define PLL_FWDDIVB_5 0x00003000
626#define PLL_FWDDIVB_4 0x00004000
627#define PLL_FWDDIVB_3 0x00005000
628#define PLL_FWDDIVB_2 0x00006000
629#define PLL_FWDDIVB_1 0x00007000
630 /* PLL tune bits */
631#define PLL_TUNE_MASK 0x000003FF
632#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
633#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
634#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
635#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
636#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
637#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
638#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
639
640/* Defines for CPC0_PLLMR0 Register fields */
641 /* CPU divisor */
642#define PLL_CPUDIV 0x00300000
643#define CPC0_PLLMR0_CCDV 0x00300000
644#define PLL_CPUDIV_1 0x00000000
645#define PLL_CPUDIV_2 0x00100000
646#define PLL_CPUDIV_3 0x00200000
647#define PLL_CPUDIV_4 0x00300000
648 /* PLB divisor */
649#define PLL_PLBDIV 0x00030000
650#define CPC0_PLLMR0_CBDV 0x00030000
651#define PLL_PLBDIV_1 0x00000000
652#define PLL_PLBDIV_2 0x00010000
653#define PLL_PLBDIV_3 0x00020000
654#define PLL_PLBDIV_4 0x00030000
655 /* OPB divisor */
656#define PLL_OPBDIV 0x00003000
657#define CPC0_PLLMR0_OPDV 0x00003000
658#define PLL_OPBDIV_1 0x00000000
659#define PLL_OPBDIV_2 0x00001000
660#define PLL_OPBDIV_3 0x00002000
661#define PLL_OPBDIV_4 0x00003000
662 /* EBC divisor */
663#define PLL_EXTBUSDIV 0x00000300
664#define CPC0_PLLMR0_EPDV 0x00000300
665#define PLL_EXTBUSDIV_2 0x00000000
666#define PLL_EXTBUSDIV_3 0x00000100
667#define PLL_EXTBUSDIV_4 0x00000200
668#define PLL_EXTBUSDIV_5 0x00000300
669 /* MAL divisor */
670#define PLL_MALDIV 0x00000030
671#define CPC0_PLLMR0_MPDV 0x00000030
672#define PLL_MALDIV_1 0x00000000
673#define PLL_MALDIV_2 0x00000010
674#define PLL_MALDIV_3 0x00000020
675#define PLL_MALDIV_4 0x00000030
676 /* PCI divisor */
677#define PLL_PCIDIV 0x00000003
678#define CPC0_PLLMR0_PPFD 0x00000003
679#define PLL_PCIDIV_1 0x00000000
680#define PLL_PCIDIV_2 0x00000001
681#define PLL_PCIDIV_3 0x00000002
682#define PLL_PCIDIV_4 0x00000003
683
wdenk9e7130b2004-09-09 17:44:35 +0000684#ifdef CONFIG_PPCHAMELEON_CLK_25
685/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
686#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
687 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
688 PLL_MALDIV_1 | PLL_PCIDIV_4)
689#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
690 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
691 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
692
693#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
694 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
695 PLL_MALDIV_1 | PLL_PCIDIV_4)
696#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
697 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
698 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
699
700#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
701 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
702 PLL_MALDIV_1 | PLL_PCIDIV_4)
703#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
704 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
705 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
706
707#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
708 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
709 PLL_MALDIV_1 | PLL_PCIDIV_2)
710#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
711 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
712 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
713
714#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
715
wdenkbb33bab2004-05-13 13:23:58 +0000716/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenk9e7130b2004-09-09 17:44:35 +0000717#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
718 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000719 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000720#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
721 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
wdenkbb33bab2004-05-13 13:23:58 +0000722 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000723
724#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
725 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000726 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000727#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
728 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000729 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000730
731#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
732 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenkbb33bab2004-05-13 13:23:58 +0000733 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk9e7130b2004-09-09 17:44:35 +0000734#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
735 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000736 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk9e7130b2004-09-09 17:44:35 +0000737
738#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
739 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000740 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenk9e7130b2004-09-09 17:44:35 +0000741#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
742 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenkbb33bab2004-05-13 13:23:58 +0000743 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
744
wdenk9e7130b2004-09-09 17:44:35 +0000745#else
746#error "* External frequency (SysClk) not defined! *"
747#endif
748
wdenkbb33bab2004-05-13 13:23:58 +0000749#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
750/* Model HI */
wdenk9e7130b2004-09-09 17:44:35 +0000751#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
752#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
753#define CFG_OPB_FREQ 55555555
wdenkbb33bab2004-05-13 13:23:58 +0000754/* Model ME */
755#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk9e7130b2004-09-09 17:44:35 +0000756#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
757#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
758#define CFG_OPB_FREQ 66666666
wdenkbb33bab2004-05-13 13:23:58 +0000759#else
760/* Model BA (default) */
wdenk9e7130b2004-09-09 17:44:35 +0000761#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
762#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
763#define CFG_OPB_FREQ 66666666
wdenkbb33bab2004-05-13 13:23:58 +0000764#endif
765
766#endif /* CONFIG_NO_SERIAL_EEPROM */
767
768#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenkbb33bab2004-05-13 13:23:58 +0000769#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
770
Wolfgang Denk47f57792005-08-08 01:03:24 +0200771/*
772 * JFFS2 partitions
773 *
774 */
775/* No command line, one static partition */
776#undef CONFIG_JFFS2_CMDLINE
777#define CONFIG_JFFS2_DEV "nand"
778#define CONFIG_JFFS2_PART_SIZE 0x00200000
779#define CONFIG_JFFS2_PART_OFFSET 0x00000000
780
781/* mtdparts command line support
782 *
783 * Note: fake mtd_id used, no linux mtd map file
784 */
785/*
786#define CONFIG_JFFS2_CMDLINE
787#define MTDIDS_DEFAULT "nand0=catcenter"
788#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
789*/
790
wdenkbb33bab2004-05-13 13:23:58 +0000791#endif /* __CONFIG_H */