blob: f82b618e651e1176cccf5b1e9bbe5c83b168bb6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2020-2021 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Gargf5c2a832018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg08da8b22018-01-06 09:04:24 +053013#ifndef CONFIG_SPL_BUILD
Ashish Kumar227b4bc2017-08-31 16:12:54 +053014#define CONFIG_QIXIS_I2C_ACCESS
Sumit Garg08da8b22018-01-06 09:04:24 +053015#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053016#define SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053017#endif
18
19#define CONFIG_SYS_CLK_FREQ 100000000
Ashish Kumar227b4bc2017-08-31 16:12:54 +053020#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
21#define COUNTER_FREQUENCY 25000000 /* 25MHz */
22
Ashish Kumar227b4bc2017-08-31 16:12:54 +053023#ifdef CONFIG_EMU
24#define CONFIG_SYS_FSL_DDR_EMU
Ashish Kumar227b4bc2017-08-31 16:12:54 +053025#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +053026#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
27#endif
28#define SPD_EEPROM_ADDRESS 0x51
29#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
30#define CONFIG_DIMM_SLOTS_PER_CTLR 1
31
32
33#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
34#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
35#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
36#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
37
38#define CONFIG_SYS_NOR0_CSPR \
39 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
40 CSPR_PORT_SIZE_16 | \
41 CSPR_MSEL_NOR | \
42 CSPR_V)
43#define CONFIG_SYS_NOR0_CSPR_EARLY \
44 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
45 CSPR_PORT_SIZE_16 | \
46 CSPR_MSEL_NOR | \
47 CSPR_V)
48#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
49#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
50 FTIM0_NOR_TEADC(0x1) | \
51 FTIM0_NOR_TEAHC(0x1))
52#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
53 FTIM1_NOR_TRAD_NOR(0x1))
54#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
55 FTIM2_NOR_TCH(0x0) | \
56 FTIM2_NOR_TWP(0x1))
57#define CONFIG_SYS_NOR_FTIM3 0x04000000
58#define CONFIG_SYS_IFC_CCR 0x01000000
59
60#ifndef SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053061#define CONFIG_SYS_FLASH_QUIET_TEST
62#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
63
64#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
65#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
66#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
67#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
68
69#define CONFIG_SYS_FLASH_EMPTY_INFO
70#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
71#endif
72#endif
Sumit Garg08da8b22018-01-06 09:04:24 +053073
Ashish Kumar227b4bc2017-08-31 16:12:54 +053074#define CONFIG_SYS_NAND_MAX_ECCPOS 256
75#define CONFIG_SYS_NAND_MAX_OOBFREE 2
76
77#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
78#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
79 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
80 | CSPR_MSEL_NAND /* MSEL = NAND */ \
81 | CSPR_V)
82#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
83
84#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
85 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
86 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
87 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
88 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
89 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
90 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
91
Ashish Kumar227b4bc2017-08-31 16:12:54 +053092/* ONFI NAND Flash mode0 Timing Params */
93#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
94 FTIM0_NAND_TWP(0x18) | \
95 FTIM0_NAND_TWCHT(0x07) | \
96 FTIM0_NAND_TWH(0x0a))
97#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
98 FTIM1_NAND_TWBE(0x39) | \
99 FTIM1_NAND_TRR(0x0e) | \
100 FTIM1_NAND_TRP(0x18))
101#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
102 FTIM2_NAND_TREH(0x0a) | \
103 FTIM2_NAND_TWHRE(0x1e))
104#define CONFIG_SYS_NAND_FTIM3 0x0
105
106#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
107#define CONFIG_SYS_MAX_NAND_DEVICE 1
108#define CONFIG_MTD_NAND_VERIFY_WRITE
109
Sumit Garg08da8b22018-01-06 09:04:24 +0530110#ifndef SPL_NO_QIXIS
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530111#define CONFIG_FSL_QIXIS
Sumit Garg08da8b22018-01-06 09:04:24 +0530112#endif
113
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530114#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagata4216252018-01-17 16:13:09 +0530115#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530116#define QIXIS_LBMAP_SWITCH 2
117#define QIXIS_QMAP_MASK 0xe0
118#define QIXIS_QMAP_SHIFT 5
119#define QIXIS_LBMAP_MASK 0x1f
120#define QIXIS_LBMAP_SHIFT 5
121#define QIXIS_LBMAP_DFLTBANK 0x00
122#define QIXIS_LBMAP_ALTBANK 0x20
123#define QIXIS_LBMAP_SD 0x00
Ashish Kumar55769ca2018-01-17 12:16:37 +0530124#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530125#define QIXIS_LBMAP_SD_QSPI 0x00
126#define QIXIS_LBMAP_QSPI 0x00
127#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar55769ca2018-01-17 12:16:37 +0530128#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530129#define QIXIS_RCW_SRC_QSPI 0x62
130#define QIXIS_RST_CTL_RESET 0x31
131#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
132#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
133#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
134#define QIXIS_RST_FORCE_MEM 0x01
135
136#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
137#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
138 | CSPR_PORT_SIZE_8 \
139 | CSPR_MSEL_GPCM \
140 | CSPR_V)
141#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
142 | CSPR_PORT_SIZE_8 \
143 | CSPR_MSEL_GPCM \
144 | CSPR_V)
145
146#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
147#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
148/* QIXIS Timing parameters*/
149#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
150 FTIM0_GPCM_TEADC(0x0e) | \
151 FTIM0_GPCM_TEAHC(0x0e))
152#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
153 FTIM1_GPCM_TRAD(0x3f))
154#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
155 FTIM2_GPCM_TCH(0xf) | \
156 FTIM2_GPCM_TWP(0x3E))
157#define SYS_FPGA_CS_FTIM3 0x0
158
Pankit Gargf5c2a832018-12-27 04:37:55 +0000159#if defined(CONFIG_TFABOOT) || \
160 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530161#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
162#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
163#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
164#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
165#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
166#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
167#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
168#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
169#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
170#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
171#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
172#define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
173#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
174#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
175#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
176#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
177#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
178#else
179#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
180#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
181#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
182#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
183#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
184#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
185#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
186#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
187#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
188#endif
189
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530190#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
191
Stephen Carlsonc3301a22021-02-08 11:11:29 +0100192#define I2C_MUX_CH_VOL_MONITOR 0xA
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530193/* Voltage monitor on channel 2*/
194#define I2C_VOL_MONITOR_ADDR 0x63
195#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
196#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
197#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagata4216252018-01-17 16:13:09 +0530198#define I2C_SVDD_MONITOR_ADDR 0x4F
199
200#define CONFIG_VID_FLS_ENV "ls1088ardb_vdd_mv"
201#define CONFIG_VID
202
203/* The lowest and highest voltage allowed for LS1088ARDB */
204#define VDD_MV_MIN 819
205#define VDD_MV_MAX 1212
206
207#define CONFIG_VOL_MONITOR_LTC3882_SET
208#define CONFIG_VOL_MONITOR_LTC3882_READ
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530209
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530210#define PWM_CHANNEL0 0x0
211
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530212/*
213 * I2C bus multiplexer
214 */
215#define I2C_MUX_PCA_ADDR_PRI 0x77
216#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
217#define I2C_RETIMER_ADDR 0x18
218#define I2C_MUX_CH_DEFAULT 0x8
219#define I2C_MUX_CH5 0xD
Sumit Garg08da8b22018-01-06 09:04:24 +0530220
221#ifndef SPL_NO_RTC
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530222/*
223* RTC configuration
224*/
225#define RTC
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530226#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Sumit Garg08da8b22018-01-06 09:04:24 +0530227#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530228
229/* EEPROM */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530230#define CONFIG_SYS_I2C_EEPROM_NXID
231#define CONFIG_SYS_EEPROM_BUS_NUM 0
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530232
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530233#ifdef CONFIG_SPL_BUILD
234#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
235#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530236#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530237#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530238
239#define CONFIG_FSL_MEMAC
240
Sumit Garg08da8b22018-01-06 09:04:24 +0530241#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530242/* Initial environment variables */
Pankit Gargf5c2a832018-12-27 04:37:55 +0000243#ifdef CONFIG_TFABOOT
244#define QSPI_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530245 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
246 "sf read 0x80e00000 0xE00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000247 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000248 "sf read 0x80640000 0x640000 0x40000 && " \
249 "sf read 0x80680000 0x680000 0x40000 && " \
250 "esbc_validate 0x80640000 && " \
251 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530252 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000253#define SD_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530254 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
255 "mmc read 0x80e00000 0x7000 0x800;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000256 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000257 "mmc read 0x80640000 0x3200 0x20 && " \
258 "mmc read 0x80680000 0x3400 0x20 && " \
259 "esbc_validate 0x80640000 && " \
260 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530261 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000262#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530263#if defined(CONFIG_QSPI_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530264#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530265 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
266 "sf read 0x80e00000 0xE00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530267 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000268 "sf read 0x80640000 0x640000 0x40000 && " \
269 "sf read 0x80680000 0x680000 0x40000 && " \
270 "esbc_validate 0x80640000 && " \
271 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530272 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530273 "mcmemsize=0x70000000\0"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530274#elif defined(CONFIG_SD_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530275#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530276 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
277 "mmc read 0x80e00000 0x7000 0x800;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530278 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000279 "mmc read 0x80640000 0x3200 0x20 && " \
280 "mmc read 0x80680000 0x3400 0x20 && " \
281 "esbc_validate 0x80640000 && " \
282 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530283 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530284 "mcmemsize=0x70000000\0"
285#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000286#endif /* CONFIG_TFABOOT */
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530287
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530288#undef CONFIG_EXTRA_ENV_SETTINGS
Pankit Gargf5c2a832018-12-27 04:37:55 +0000289#ifdef CONFIG_TFABOOT
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530290#define CONFIG_EXTRA_ENV_SETTINGS \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530291 "BOARD=ls1088ardb\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530292 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530293 "ramdisk_addr=0x800000\0" \
294 "ramdisk_size=0x2000000\0" \
295 "fdt_high=0xa0000000\0" \
296 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530297 "fdt_addr=0x64f00000\0" \
298 "kernel_addr=0x1000000\0" \
299 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000300 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530301 "kernel_start=0x580100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000302 "kernelheader_start=0x580600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530303 "scriptaddr=0x80000000\0" \
304 "scripthdraddr=0x80080000\0" \
305 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000306 "kernelheader_addr=0x600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530307 "kernelheader_addr_r=0x80200000\0" \
308 "kernel_addr_r=0x81000000\0" \
309 "kernelheader_size=0x40000\0" \
310 "fdt_addr_r=0x90000000\0" \
311 "load_addr=0xa0000000\0" \
312 "kernel_size=0x2800000\0" \
313 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000314 "kernelhdr_size_sd=0x20\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000315 QSPI_MC_INIT_CMD \
316 "mcmemsize=0x70000000\0" \
317 BOOTENV \
318 "boot_scripts=ls1088ardb_boot.scr\0" \
319 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
320 "scan_dev_for_boot_part=" \
321 "part list ${devtype} ${devnum} devplist; " \
322 "env exists devplist || setenv devplist 1; " \
323 "for distro_bootpart in ${devplist}; do " \
324 "if fstype ${devtype} " \
325 "${devnum}:${distro_bootpart} " \
326 "bootfstype; then " \
327 "run scan_dev_for_boot; " \
328 "fi; " \
329 "done\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000330 "boot_a_script=" \
331 "load ${devtype} ${devnum}:${distro_bootpart} " \
332 "${scriptaddr} ${prefix}${script}; " \
333 "env exists secureboot && load ${devtype} " \
334 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000335 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
336 "env exists secureboot " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000337 "&& esbc_validate ${scripthdraddr};" \
338 "source ${scriptaddr}\0" \
339 "installer=load mmc 0:2 $load_addr " \
340 "/flex_installer_arm64.itb; " \
341 "env exists mcinitcmd && run mcinitcmd && " \
342 "mmc read 0x80001000 0x6800 0x800;" \
343 "fsl_mc lazyapply dpl 0x80001000;" \
344 "bootm $load_addr#ls1088ardb\0" \
345 "qspi_bootcmd=echo Trying load from qspi..;" \
346 "sf probe && sf read $load_addr " \
347 "$kernel_addr $kernel_size ; env exists secureboot " \
348 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
349 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
350 "bootm $load_addr#$BOARD\0" \
351 "sd_bootcmd=echo Trying load from sd card..;" \
352 "mmcinfo; mmc read $load_addr " \
353 "$kernel_addr_sd $kernel_size_sd ;" \
354 "env exists secureboot && mmc read $kernelheader_addr_r "\
355 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
356 " && esbc_validate ${kernelheader_addr_r};" \
357 "bootm $load_addr#$BOARD\0"
358#else
359#define CONFIG_EXTRA_ENV_SETTINGS \
360 "BOARD=ls1088ardb\0" \
361 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
362 "ramdisk_addr=0x800000\0" \
363 "ramdisk_size=0x2000000\0" \
364 "fdt_high=0xa0000000\0" \
365 "initrd_high=0xffffffffffffffff\0" \
366 "fdt_addr=0x64f00000\0" \
367 "kernel_addr=0x1000000\0" \
368 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000369 "kernelhdr_addr_sd=0x3000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000370 "kernel_start=0x580100000\0" \
371 "kernelheader_start=0x580800000\0" \
372 "scriptaddr=0x80000000\0" \
373 "scripthdraddr=0x80080000\0" \
374 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000375 "kernelheader_addr=0x600000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000376 "kernelheader_addr_r=0x80200000\0" \
377 "kernel_addr_r=0x81000000\0" \
378 "kernelheader_size=0x40000\0" \
379 "fdt_addr_r=0x90000000\0" \
380 "load_addr=0xa0000000\0" \
381 "kernel_size=0x2800000\0" \
382 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000383 "kernelhdr_size_sd=0x20\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530384 MC_INIT_CMD \
385 BOOTENV \
386 "boot_scripts=ls1088ardb_boot.scr\0" \
387 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
388 "scan_dev_for_boot_part=" \
389 "part list ${devtype} ${devnum} devplist; " \
390 "env exists devplist || setenv devplist 1; " \
391 "for distro_bootpart in ${devplist}; do " \
392 "if fstype ${devtype} " \
393 "${devnum}:${distro_bootpart} " \
394 "bootfstype; then " \
395 "run scan_dev_for_boot; " \
396 "fi; " \
397 "done\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530398 "boot_a_script=" \
399 "load ${devtype} ${devnum}:${distro_bootpart} " \
400 "${scriptaddr} ${prefix}${script}; " \
401 "env exists secureboot && load ${devtype} " \
402 "${devnum}:${distro_bootpart} " \
403 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
404 "&& esbc_validate ${scripthdraddr};" \
405 "source ${scriptaddr}\0" \
406 "installer=load mmc 0:2 $load_addr " \
407 "/flex_installer_arm64.itb; " \
408 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530409 "mmc read 0x80001000 0x6800 0x800;" \
410 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530411 "bootm $load_addr#ls1088ardb\0" \
412 "qspi_bootcmd=echo Trying load from qspi..;" \
413 "sf probe && sf read $load_addr " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530414 "$kernel_addr $kernel_size ; env exists secureboot " \
415 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
416 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530417 "bootm $load_addr#$BOARD\0" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530418 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530419 "mmcinfo; mmc read $load_addr " \
420 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530421 "env exists secureboot && mmc read $kernelheader_addr_r "\
422 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
423 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530424 "bootm $load_addr#$BOARD\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000425#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530426
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530427#undef CONFIG_BOOTCOMMAND
Pankit Gargf5c2a832018-12-27 04:37:55 +0000428#ifdef CONFIG_TFABOOT
429#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000430 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000431 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000432 " && sf read 0x806C0000 0x6C0000 0x100000 " \
433 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000434 "&& fsl_mc lazyapply dpl 0x80001000;" \
435 "run distro_bootcmd;run qspi_bootcmd;" \
436 "env exists secureboot && esbc_halt;"
437#define SD_BOOTCOMMAND \
438 "env exists mcinitcmd && mmcinfo; " \
439 "mmc read 0x80001000 0x6800 0x800; " \
440 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000441 " && mmc read 0x806C0000 0x3600 0x20 " \
442 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000443 "&& fsl_mc lazyapply dpl 0x80001000;" \
444 "run distro_bootcmd;run sd_bootcmd;" \
445 "env exists secureboot && esbc_halt;"
446#else
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530447#if defined(CONFIG_QSPI_BOOT)
448/* Try to boot an on-QSPI kernel first, then do normal distro boot */
449#define CONFIG_BOOTCOMMAND \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530450 "sf read 0x80001000 0xd00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530451 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000452 " && sf read 0x806C0000 0x6C0000 0x100000 " \
453 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530454 "&& fsl_mc lazyapply dpl 0x80001000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530455 "run distro_bootcmd;run qspi_bootcmd;" \
456 "env exists secureboot && esbc_halt;"
457
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530458/* Try to boot an on-SD kernel first, then do normal distro boot */
459#elif defined(CONFIG_SD_BOOT)
460#define CONFIG_BOOTCOMMAND \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530461 "env exists mcinitcmd && mmcinfo; " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530462 "mmc read 0x80001000 0x6800 0x800; " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530463 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000464 " && mmc read 0x806C0000 0x3600 0x20 " \
465 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530466 "&& fsl_mc lazyapply dpl 0x80001000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530467 "run distro_bootcmd;run sd_bootcmd;" \
468 "env exists secureboot && esbc_halt;"
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530469#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000470#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530471
472/* MAC/PHY configuration */
473#ifdef CONFIG_FSL_MC_ENET
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530474#define AQ_PHY_ADDR1 0x00
475#define AQR105_IRQ_MASK 0x00000004
476
477#define QSGMII1_PORT1_PHY_ADDR 0x0c
478#define QSGMII1_PORT2_PHY_ADDR 0x0d
479#define QSGMII1_PORT3_PHY_ADDR 0x0e
480#define QSGMII1_PORT4_PHY_ADDR 0x0f
481#define QSGMII2_PORT1_PHY_ADDR 0x1c
482#define QSGMII2_PORT2_PHY_ADDR 0x1d
483#define QSGMII2_PORT3_PHY_ADDR 0x1e
484#define QSGMII2_PORT4_PHY_ADDR 0x1f
485
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530486#define CONFIG_ETHPRIME "DPMAC1@xgmii"
487#define CONFIG_PHY_GIGE
488#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530489#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530490
Sumit Garg08da8b22018-01-06 09:04:24 +0530491#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530492
493#define BOOT_TARGET_DEVICES(func) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530494 func(MMC, mmc, 0) \
Era Tiwarid07527b2020-05-15 12:48:39 +0530495 func(USB, usb, 0) \
Mian Yousaf Kaukab30a7a632019-01-29 16:38:32 +0100496 func(SCSI, scsi, 0) \
497 func(DHCP, dhcp, na)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530498#include <config_distro_bootcmd.h>
Sumit Garg08da8b22018-01-06 09:04:24 +0530499#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530500
501#include <asm/fsl_secure_boot.h>
502
503#endif /* __LS1088A_RDB_H */