blob: a616871917e1cc7a3e98f0cc9d1898e608f6d541 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li29cd2712020-05-01 20:04:21 +08004 * Copyright 2020 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargafaca2a2016-07-14 12:27:52 -040018
Udit Agarwald2dd2f72019-11-07 16:11:39 +000019#ifndef CONFIG_NXP_ESBC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053020#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargafaca2a2016-07-14 12:27:52 -040021#else
22#define CONFIG_SYS_FSL_PBL_PBI \
23 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
24#endif
25
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_SKIP_RELOCATE
31#define CONFIG_SPL_COMMON_INIT_DDR
32#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Biwen Li29cd2712020-05-01 20:04:21 +080033#undef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053034#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37
Miquel Raynald0935362019-10-03 19:50:03 +020038#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000039#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
41/*
42 * HDR would be appended at end of image and copied to DDR along
43 * with U-Boot image.
44 */
45#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
46 CONFIG_U_BOOT_HDR_SIZE)
47#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053048#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040049#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080050#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
51#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun37cdf5d2016-11-18 13:31:27 -080053#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080054#define CONFIG_SYS_FSL_PBL_RCW \
55$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
56#endif
York Sune9c8dcf2016-11-18 13:44:00 -080057#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080058#define CONFIG_SYS_FSL_PBL_RCW \
59$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
60#endif
York Sun5e471552016-11-21 11:08:49 -080061#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080062#define CONFIG_SYS_FSL_PBL_RCW \
63$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
64#endif
York Sun2c156012016-11-21 10:46:53 -080065#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW \
67$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
68#endif
York Sund08610d2016-11-21 11:04:34 -080069#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080070#define CONFIG_SYS_FSL_PBL_RCW \
71$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
72#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053073#endif
74
75#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080076#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053077#define CONFIG_SPL_SPI_FLASH_MINIMAL
78#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080079#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
80#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053081#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053082#ifndef CONFIG_SPL_BUILD
83#define CONFIG_SYS_MPC85XX_NO_RESETVEC
84#endif
York Sun37cdf5d2016-11-18 13:31:27 -080085#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080086#define CONFIG_SYS_FSL_PBL_RCW \
87$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
88#endif
York Sune9c8dcf2016-11-18 13:44:00 -080089#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +080090#define CONFIG_SYS_FSL_PBL_RCW \
91$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
92#endif
York Sun5e471552016-11-21 11:08:49 -080093#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080094#define CONFIG_SYS_FSL_PBL_RCW \
95$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
96#endif
York Sun2c156012016-11-21 10:46:53 -080097#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +080098#define CONFIG_SYS_FSL_PBL_RCW \
99$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
100#endif
York Sund08610d2016-11-21 11:04:34 -0800101#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800102#define CONFIG_SYS_FSL_PBL_RCW \
103$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
104#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530105#endif
106
107#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800108#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530109#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +0800110#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
111#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530112#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530113#ifndef CONFIG_SPL_BUILD
114#define CONFIG_SYS_MPC85XX_NO_RESETVEC
115#endif
York Sun37cdf5d2016-11-18 13:31:27 -0800116#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800117#define CONFIG_SYS_FSL_PBL_RCW \
118$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
119#endif
York Sune9c8dcf2016-11-18 13:44:00 -0800120#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiang55107dc2016-09-08 12:55:32 +0800121#define CONFIG_SYS_FSL_PBL_RCW \
122$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
123#endif
York Sun5e471552016-11-21 11:08:49 -0800124#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800125#define CONFIG_SYS_FSL_PBL_RCW \
126$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
127#endif
York Sun2c156012016-11-21 10:46:53 -0800128#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800129#define CONFIG_SYS_FSL_PBL_RCW \
130$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
131#endif
York Sund08610d2016-11-21 11:04:34 -0800132#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiang55107dc2016-09-08 12:55:32 +0800133#define CONFIG_SYS_FSL_PBL_RCW \
134$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
135#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530136#endif
137
138#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530139
140/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530141#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530142
Tang Yuantian856b5f32014-04-17 15:33:45 +0800143/* support deep sleep */
144#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +0800145
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530146#ifndef CONFIG_RESET_VECTOR_ADDRESS
147#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
148#endif
149
150#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -0800151#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -0400152#define CONFIG_PCIE1 /* PCIE controller 1 */
153#define CONFIG_PCIE2 /* PCIE controller 2 */
154#define CONFIG_PCIE3 /* PCIE controller 3 */
155#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530156
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530157#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
158
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530159#if defined(CONFIG_SPIFLASH)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530160#elif defined(CONFIG_SDCARD)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530161#define CONFIG_SYS_MMC_ENV_DEV 0
Miquel Raynald0935362019-10-03 19:50:03 +0200162#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000163#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -0400164#define CONFIG_RAMBOOT_NAND
165#define CONFIG_BOOTSCRIPT_COPY_RAM
166#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530167#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530168
169#define CONFIG_SYS_CLK_FREQ 100000000
170#define CONFIG_DDR_CLK_FREQ 66666666
171
172/*
173 * These can be toggled for performance analysis, otherwise use default.
174 */
175#define CONFIG_SYS_CACHE_STASHING
176#define CONFIG_BACKSIDE_L2_CACHE
177#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
178#define CONFIG_BTB /* toggle branch predition */
179#define CONFIG_DDR_ECC
180#ifdef CONFIG_DDR_ECC
181#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
182#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
183#endif
184
185#define CONFIG_ENABLE_36BIT_PHYS
186
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530187/*
188 * Config the L3 Cache as L3 SRAM
189 */
190#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400191/*
192 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
193 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
194 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
195 */
196#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530197#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400198#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500199#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530200#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
201#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
202#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530203
204#define CONFIG_SYS_DCSRBAR 0xf0000000
205#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
206
207/*
208 * DDR Setup
209 */
210#define CONFIG_VERY_BIG_RAM
211#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
212#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
213
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530214#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain37e7f6a2014-02-26 09:38:37 +0530215#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530216
217#define CONFIG_DDR_SPD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530218
219#define CONFIG_SYS_SPD_BUS_NUM 0
220#define SPD_EEPROM_ADDRESS 0x51
221
222#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
223
224/*
225 * IFC Definitions
226 */
227#define CONFIG_SYS_FLASH_BASE 0xe8000000
228#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
229
230#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
231#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
232 CSPR_PORT_SIZE_16 | \
233 CSPR_MSEL_NOR | \
234 CSPR_V)
235#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530236
237/*
238 * TDM Definition
239 */
240#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
241
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530242/* NOR Flash Timing Params */
243#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
244#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
245 FTIM0_NOR_TEADC(0x5) | \
246 FTIM0_NOR_TEAHC(0x5))
247#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
248 FTIM1_NOR_TRAD_NOR(0x1A) |\
249 FTIM1_NOR_TSEQRAD_NOR(0x13))
250#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
251 FTIM2_NOR_TCH(0x4) | \
252 FTIM2_NOR_TWPH(0x0E) | \
253 FTIM2_NOR_TWP(0x1c))
254#define CONFIG_SYS_NOR_FTIM3 0x0
255
256#define CONFIG_SYS_FLASH_QUIET_TEST
257#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
258
259#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
260#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
261#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
262#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
263
264#define CONFIG_SYS_FLASH_EMPTY_INFO
265#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
266
267/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530268#define CPLD_LBMAP_MASK 0x3F
269#define CPLD_BANK_SEL_MASK 0x07
270#define CPLD_BANK_OVERRIDE 0x40
271#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
272#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
273#define CPLD_LBMAP_RESET 0xFF
274#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530275
York Sune9c8dcf2016-11-18 13:44:00 -0800276#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800277#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800278#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530279#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800280#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530281
York Sun2c156012016-11-21 10:46:53 -0800282#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530283#define CPLD_INT_MASK_ALL 0xFF
284#define CPLD_INT_MASK_THERM 0x80
285#define CPLD_INT_MASK_DVI_DFP 0x40
286#define CPLD_INT_MASK_QSGMII1 0x20
287#define CPLD_INT_MASK_QSGMII2 0x10
288#define CPLD_INT_MASK_SGMI1 0x08
289#define CPLD_INT_MASK_SGMI2 0x04
290#define CPLD_INT_MASK_TDMR1 0x02
291#define CPLD_INT_MASK_TDMR2 0x01
292#endif
293
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530294#define CONFIG_SYS_CPLD_BASE 0xffdf0000
295#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530296#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530297#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
298 | CSPR_PORT_SIZE_8 \
299 | CSPR_MSEL_GPCM \
300 | CSPR_V)
301#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
302#define CONFIG_SYS_CSOR2 0x0
303/* CPLD Timing parameters for IFC CS2 */
304#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
305 FTIM0_GPCM_TEADC(0x0e) | \
306 FTIM0_GPCM_TEAHC(0x0e))
307#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
308 FTIM1_GPCM_TRAD(0x1f))
309#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800310 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530311 FTIM2_GPCM_TWP(0x1f))
312#define CONFIG_SYS_CS2_FTIM3 0x0
313
314/* NAND Flash on IFC */
315#define CONFIG_NAND_FSL_IFC
316#define CONFIG_SYS_NAND_BASE 0xff800000
317#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
318
319#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
320#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
321 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
322 | CSPR_MSEL_NAND /* MSEL = NAND */ \
323 | CSPR_V)
324#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
325
326#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
327 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
328 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
329 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
330 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
331 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
332 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
333
334#define CONFIG_SYS_NAND_ONFI_DETECTION
335
336/* ONFI NAND Flash mode0 Timing Params */
337#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
338 FTIM0_NAND_TWP(0x18) | \
339 FTIM0_NAND_TWCHT(0x07) | \
340 FTIM0_NAND_TWH(0x0a))
341#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
342 FTIM1_NAND_TWBE(0x39) | \
343 FTIM1_NAND_TRR(0x0e) | \
344 FTIM1_NAND_TRP(0x18))
345#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
346 FTIM2_NAND_TREH(0x0a) | \
347 FTIM2_NAND_TWHRE(0x1e))
348#define CONFIG_SYS_NAND_FTIM3 0x0
349
350#define CONFIG_SYS_NAND_DDR_LAW 11
351#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
352#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530353
354#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
355
Miquel Raynald0935362019-10-03 19:50:03 +0200356#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530357#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
358#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
359#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
360#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
361#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
362#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
363#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
364#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
365#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
366#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
367#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
368#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
369#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
370#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
371#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
372#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
373#else
374#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
375#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
376#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
377#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
378#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
379#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
380#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
381#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
382#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
383#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
384#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
385#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
386#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
387#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
388#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
389#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
390#endif
391
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530392#ifdef CONFIG_SPL_BUILD
393#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
394#else
395#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
396#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530397
398#if defined(CONFIG_RAMBOOT_PBL)
399#define CONFIG_SYS_RAMBOOT
400#endif
401
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530402#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200403#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530404#define CONFIG_A008044_WORKAROUND
405#endif
406#endif
407
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408#define CONFIG_HWCONFIG
409
410/* define to use L1 as initial stack */
411#define CONFIG_L1_INIT_RAM
412#define CONFIG_SYS_INIT_RAM_LOCK
413#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
414#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700415#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530416/* The assembler doesn't like typecast */
417#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
418 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
419 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
420#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
421
422#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
423 GENERATED_GBL_DATA_SIZE)
424#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
425
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530426#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530427#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
428
429/* Serial Port - controlled on board with jumper J8
430 * open - index 2
431 * shorted - index 1
432 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530433#define CONFIG_SYS_NS16550_SERIAL
434#define CONFIG_SYS_NS16550_REG_SIZE 1
435#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
436
437#define CONFIG_SYS_BAUDRATE_TABLE \
438 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
439
440#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
441#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
442#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
443#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530444
York Sund08610d2016-11-21 11:04:34 -0800445#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800446/* Video */
447#define CONFIG_FSL_DIU_FB
448
449#ifdef CONFIG_FSL_DIU_FB
450#define CONFIG_FSL_DIU_CH7301
451#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800452#define CONFIG_VIDEO_LOGO
453#define CONFIG_VIDEO_BMP_LOGO
454#endif
455#endif
456
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530457/* I2C */
Biwen Li29cd2712020-05-01 20:04:21 +0800458#ifndef CONFIG_DM_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530459#define CONFIG_SYS_I2C
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530460#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800461#define CONFIG_SYS_FSL_I2C2_SPEED 400000
462#define CONFIG_SYS_FSL_I2C3_SPEED 400000
463#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530464#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530465#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800466#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
467#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530468#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liuf7ce8952014-07-07 12:17:47 +0800469#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
470#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
471#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Biwen Li29cd2712020-05-01 20:04:21 +0800472#else
473#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
474#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
475#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530476
Biwen Li29cd2712020-05-01 20:04:21 +0800477#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530478/* I2C bus multiplexer */
479#define I2C_MUX_PCA_ADDR 0x70
480#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530481
York Sun097aa602016-11-21 11:25:26 -0800482#if defined(CONFIG_TARGET_T1042RDB_PI) || \
483 defined(CONFIG_TARGET_T1040D4RDB) || \
484 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800485/* LDI/DVI Encoder for display */
486#define CONFIG_SYS_I2C_LDI_ADDR 0x38
487#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800488#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800489
vijay rai27cdc772014-03-31 11:46:34 +0530490/*
491 * RTC configuration
492 */
493#define RTC
494#define CONFIG_RTC_DS1337 1
495#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530496
vijay rai27cdc772014-03-31 11:46:34 +0530497/*DVI encoder*/
498#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
499#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530500
501/*
502 * eSPI - Enhanced SPI
503 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530504
505/*
506 * General PCI
507 * Memory space is mapped 1-1, but I/O space must start from 0.
508 */
509
510#ifdef CONFIG_PCI
511/* controller 1, direct to uli, tgtid 3, Base address 20000 */
512#ifdef CONFIG_PCIE1
513#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530514#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530515#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530516#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530517#endif
518
519/* controller 2, Slot 2, tgtid 2, Base address 201000 */
520#ifdef CONFIG_PCIE2
521#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530522#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530523#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530524#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530525#endif
526
527/* controller 3, Slot 1, tgtid 1, Base address 202000 */
528#ifdef CONFIG_PCIE3
529#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530530#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530531#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530532#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530533#endif
534
535/* controller 4, Base address 203000 */
536#ifdef CONFIG_PCIE4
537#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530538#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530539#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530540#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530541#endif
542
Hou Zhiqiang4acc34e2019-08-27 11:03:51 +0000543#if !defined(CONFIG_DM_PCI)
544#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
545#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
546#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
547#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
548#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
549#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
550#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
551#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
552#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
553#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
554#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
555#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
556#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
557#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
558#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
559#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
560#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
561#define CONFIG_PCI_INDIRECT_BRIDGE
562#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530563#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530564#endif /* CONFIG_PCI */
565
566/* SATA */
567#define CONFIG_FSL_SATA_V2
568#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530569#define CONFIG_SYS_SATA_MAX_DEVICE 1
570#define CONFIG_SATA1
571#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
572#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
573
574#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530575#endif
576
577/*
578* USB
579*/
580#define CONFIG_HAS_FSL_DR_USB
581
582#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400583#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530584#define CONFIG_USB_EHCI_FSL
585#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530586#endif
587#endif
588
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530589#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530590#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530591#endif
592
593/* Qman/Bman */
594#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500595#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530596#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
597#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
598#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500599#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
600#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
601#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
602#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
603#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
604 CONFIG_SYS_BMAN_CENA_SIZE)
605#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
606#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500607#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530608#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
609#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
610#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500611#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
612#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
613#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
614#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
615#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
616 CONFIG_SYS_QMAN_CENA_SIZE)
617#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
618#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530619
620#define CONFIG_SYS_DPAA_FMAN
621#define CONFIG_SYS_DPAA_PME
622
Zhao Qiang3c494242014-03-14 10:11:03 +0800623#define CONFIG_U_QE
624
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530625/* Default address of microcode for the Linux Fman driver */
626#if defined(CONFIG_SPIFLASH)
627/*
628 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
629 * env, so we got 0x110000.
630 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800631#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530632#elif defined(CONFIG_SDCARD)
633/*
634 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530635 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
636 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530637 */
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530638#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200639#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530640#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530641#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800642#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530643#endif
644
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530645#if defined(CONFIG_SPIFLASH)
646#define CONFIG_SYS_QE_FW_ADDR 0x130000
647#elif defined(CONFIG_SDCARD)
648#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynald0935362019-10-03 19:50:03 +0200649#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530650#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
651#else
Zhao Qiang3c494242014-03-14 10:11:03 +0800652#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530653#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530654
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530655#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
656#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
657#endif /* CONFIG_NOBQFMAN */
658
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530659#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800660#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530661#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800662#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300663#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800664#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530665#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
666#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
667#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
668#endif
669
York Sun097aa602016-11-21 11:25:26 -0800670#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530671#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
672#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
673#else
674#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
675#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530676#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530677
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200678/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800679#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200680#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800681#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200682#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
683#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530684#else
685#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
686#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
687#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200688#endif
689
Priyanka Jain29b426b2014-01-30 11:30:04 +0530690#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530691#endif
692
693/*
694 * Environment
695 */
696#define CONFIG_LOADS_ECHO /* echo on for serial download */
697#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
698
699/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530700 * Miscellaneous configurable options
701 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530702#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530703
704/*
705 * For booting Linux, the board info and command line data
706 * have to be in the first 64 MB of memory, since this is
707 * the maximum mapped by the Linux kernel during initialization.
708 */
709#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
710#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
711
712#ifdef CONFIG_CMD_KGDB
713#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530714#endif
715
716/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530717 * Dynamic MTD Partition support with mtdparts
718 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530719
720/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530721 * Environment Configuration
722 */
723#define CONFIG_ROOTPATH "/opt/nfsroot"
724#define CONFIG_BOOTFILE "uImage"
725#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
726
727/* default location for tftp and bootm */
728#define CONFIG_LOADADDR 1000000
729
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530730#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530731#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530732
York Sun37cdf5d2016-11-18 13:31:27 -0800733#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530734#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800735#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530736#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800737#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530738#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800739#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530740#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800741#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530742#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530743#endif
744
Jason Jindd6377a2014-03-19 10:47:56 +0800745#ifdef CONFIG_FSL_DIU_FB
746#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
747#else
748#define DIU_ENVIRONMENT
749#endif
750
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530751#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530752 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
753 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
754 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530755 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800756 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530757 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
758 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
759 "tftpflash=tftpboot $loadaddr $uboot && " \
760 "protect off $ubootaddr +$filesize && " \
761 "erase $ubootaddr +$filesize && " \
762 "cp.b $loadaddr $ubootaddr $filesize && " \
763 "protect on $ubootaddr +$filesize && " \
764 "cmp.b $loadaddr $ubootaddr $filesize\0" \
765 "consoledev=ttyS0\0" \
766 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530767 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500768 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530769 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500770 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530771
772#define CONFIG_LINUX \
773 "setenv bootargs root=/dev/ram rw " \
774 "console=$consoledev,$baudrate $othbootargs;" \
775 "setenv ramdiskaddr 0x02000000;" \
776 "setenv fdtaddr 0x00c00000;" \
777 "setenv loadaddr 0x1000000;" \
778 "bootm $loadaddr $ramdiskaddr $fdtaddr"
779
780#define CONFIG_HDBOOT \
781 "setenv bootargs root=/dev/$bdev rw " \
782 "console=$consoledev,$baudrate $othbootargs;" \
783 "tftp $loadaddr $bootfile;" \
784 "tftp $fdtaddr $fdtfile;" \
785 "bootm $loadaddr - $fdtaddr"
786
787#define CONFIG_NFSBOOTCOMMAND \
788 "setenv bootargs root=/dev/nfs rw " \
789 "nfsroot=$serverip:$rootpath " \
790 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
791 "console=$consoledev,$baudrate $othbootargs;" \
792 "tftp $loadaddr $bootfile;" \
793 "tftp $fdtaddr $fdtfile;" \
794 "bootm $loadaddr - $fdtaddr"
795
796#define CONFIG_RAMBOOTCOMMAND \
797 "setenv bootargs root=/dev/ram rw " \
798 "console=$consoledev,$baudrate $othbootargs;" \
799 "tftp $ramdiskaddr $ramdiskfile;" \
800 "tftp $loadaddr $bootfile;" \
801 "tftp $fdtaddr $fdtfile;" \
802 "bootm $loadaddr $ramdiskaddr $fdtaddr"
803
804#define CONFIG_BOOTCOMMAND CONFIG_LINUX
805
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530806#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530807
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530808#endif /* __CONFIG_H */