Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 2 | /* |
Kumar Gala | a9db4ec | 2011-01-11 00:52:35 -0600 | [diff] [blame] | 3 | * Copyright 2004, 2011 Freescale Semiconductor. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 4 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 5 | * Xianghua Xiao <X.Xiao@motorola.com> |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 8 | /* |
| 9 | * mpc8560ads board configuration file |
| 10 | * |
| 11 | * Please refer to doc/README.mpc85xx for more info. |
| 12 | * |
| 13 | * Make sure you change the MAC address and other network params first, |
Joe Hershberger | 76f353e | 2015-05-04 14:55:14 -0500 | [diff] [blame] | 14 | * search for CONFIG_SERVERIP, etc. in this file. |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #ifndef __CONFIG_H |
| 18 | #define __CONFIG_H |
| 19 | |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 20 | #include <linux/delay.h> |
| 21 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 22 | /* High Level Configuration Options */ |
Jon Loeliger | f5ad378 | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 23 | #define CONFIG_CPM2 1 /* has CPM2 */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 24 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 25 | /* |
| 26 | * default CCARBAR is at 0xff700000 |
| 27 | * assume U-Boot is less than 0.5MB |
| 28 | */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 29 | |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 30 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kumar Gala | 7738d5c | 2008-10-21 11:33:58 -0500 | [diff] [blame] | 31 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Andy Fleming | 8ed1196 | 2007-05-08 17:27:43 -0500 | [diff] [blame] | 32 | #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ |
Peter Tyser | d3d9a50 | 2009-09-16 22:03:08 -0500 | [diff] [blame] | 33 | #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 34 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 35 | /* |
| 36 | * sysclk for MPC85xx |
| 37 | * |
| 38 | * Two valid values are: |
| 39 | * 33000000 |
| 40 | * 66000000 |
| 41 | * |
| 42 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 43 | * is likely the desired value here, so that is now the default. |
| 44 | * The board, however, can run at 66MHz. In any event, this value |
| 45 | * must match the settings of some switches. Details can be found |
| 46 | * in the README.mpc85xxads. |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 47 | */ |
| 48 | |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 49 | #ifndef CONFIG_SYS_CLK_FREQ |
| 50 | #define CONFIG_SYS_CLK_FREQ 33000000 |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 51 | #endif |
| 52 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 53 | /* |
| 54 | * These can be toggled for performance analysis, otherwise use default. |
| 55 | */ |
| 56 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 57 | #define CONFIG_BTB /* toggle branch predition */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 58 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 60 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 61 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 62 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 63 | |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 64 | /* DDR Setup */ |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 65 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 66 | #define CONFIG_DDR_SPD |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 67 | |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 68 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 69 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 71 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 72 | |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 73 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 74 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 75 | |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 76 | /* I2C addresses of SPD EEPROMs */ |
| 77 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 78 | |
Jon Loeliger | 99d5071 | 2008-03-18 11:12:44 -0500 | [diff] [blame] | 79 | /* These are used when DDR doesn't use SPD. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ |
| 81 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ |
| 82 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 |
| 83 | #define CONFIG_SYS_DDR_TIMING_1 0x37344321 |
| 84 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 85 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 86 | #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ |
| 87 | #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 88 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 89 | /* |
| 90 | * SDRAM on the Local Bus |
| 91 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 93 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 94 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
| 96 | #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 97 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ |
| 99 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 100 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ |
| 101 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 102 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 103 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 104 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 106 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 108 | #define CONFIG_SYS_RAMBOOT |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 109 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #undef CONFIG_SYS_RAMBOOT |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 111 | #endif |
| 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 114 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 115 | /* |
| 116 | * Local Bus Definitions |
| 117 | */ |
| 118 | |
| 119 | /* |
| 120 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 122 | * |
| 123 | * For BR2, need: |
| 124 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 125 | * port-size = 32-bits = BR2[19:20] = 11 |
| 126 | * no parity checking = BR2[21:22] = 00 |
| 127 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 128 | * Valid = BR[31] = 1 |
| 129 | * |
| 130 | * 0 4 8 12 16 20 24 28 |
| 131 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 132 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 134 | * FIXME: the top 17 bits of BR2. |
| 135 | */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_BR2_PRELIM 0xf0001861 |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 138 | |
| 139 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 141 | * |
| 142 | * For OR2, need: |
| 143 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 144 | * XAM, OR2[17:18] = 11 |
| 145 | * 9 columns OR2[19-21] = 010 |
| 146 | * 13 rows OR2[23-25] = 100 |
| 147 | * EAD set for extra time OR[31] = 1 |
| 148 | * |
| 149 | * 0 4 8 12 16 20 24 28 |
| 150 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 151 | */ |
| 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 154 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 156 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 157 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 158 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 159 | |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 160 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ |
| 161 | | LSDMR_RFCR5 \ |
| 162 | | LSDMR_PRETOACT3 \ |
| 163 | | LSDMR_ACTTORW3 \ |
| 164 | | LSDMR_BL8 \ |
| 165 | | LSDMR_WRC2 \ |
| 166 | | LSDMR_CL3 \ |
| 167 | | LSDMR_RFEN \ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 168 | ) |
| 169 | |
| 170 | /* |
| 171 | * SDRAM Controller configuration sequence. |
| 172 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 173 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 174 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 175 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 176 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 177 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 178 | |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 179 | /* |
| 180 | * 32KB, 8-bit wide for ADS config reg |
| 181 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_BR4_PRELIM 0xf8000801 |
| 183 | #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 |
| 184 | #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 185 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 187 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 189 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 192 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 194 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 195 | |
| 196 | /* Serial Port */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 197 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 198 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 201 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 202 | |
Jon Loeliger | 43d818f | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 203 | /* |
| 204 | * I2C |
| 205 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_I2C |
| 207 | #define CONFIG_SYS_I2C_FSL |
| 208 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 209 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 210 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 211 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 212 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 213 | /* RapidIO MMU */ |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 214 | #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 215 | #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 216 | #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 218 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 219 | /* |
| 220 | * General PCI |
Sergei Shtylyov | 6ffad93 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 221 | * Memory space is mapped 1-1, but I/O space must start from 0. |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 222 | */ |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 223 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 224 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 225 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | 60ff464 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 227 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 228 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
| 230 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 231 | |
| 232 | #if defined(CONFIG_PCI) |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 233 | |
| 234 | #if !defined(CONFIG_PCI_PNP) |
| 235 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 236 | #define PCI_ENET0_MEMADDR 0xe0000000 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 237 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 238 | #endif |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 239 | |
| 240 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 242 | |
| 243 | #endif /* CONFIG_PCI */ |
| 244 | |
Andy Fleming | 8ed1196 | 2007-05-08 17:27:43 -0500 | [diff] [blame] | 245 | #ifdef CONFIG_TSEC_ENET |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 246 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 247 | #define CONFIG_TSEC1 1 |
| 248 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 249 | #define CONFIG_TSEC2 1 |
| 250 | #define CONFIG_TSEC2_NAME "TSEC1" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 251 | #define TSEC1_PHY_ADDR 0 |
| 252 | #define TSEC2_PHY_ADDR 1 |
| 253 | #define TSEC1_PHYIDX 0 |
| 254 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 255 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 256 | #define TSEC2_FLAGS TSEC_GIGABIT |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 257 | |
| 258 | /* Options are: TSEC[0-1] */ |
| 259 | #define CONFIG_ETHPRIME "TSEC0" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 260 | |
Andy Fleming | 8ed1196 | 2007-05-08 17:27:43 -0500 | [diff] [blame] | 261 | #endif /* CONFIG_TSEC_ENET */ |
| 262 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 263 | #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 264 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 265 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 266 | #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ |
| 267 | |
| 268 | #if (CONFIG_ETHER_INDEX == 2) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 269 | /* |
| 270 | * - Rx-CLK is CLK13 |
| 271 | * - Tx-CLK is CLK14 |
| 272 | * - Select bus for bd/buffers |
| 273 | * - Full duplex |
| 274 | */ |
Mike Frysinger | 109de97 | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 275 | #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 276 | #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 278 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 279 | #define FETH2_RST 0x01 |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 280 | #elif (CONFIG_ETHER_INDEX == 3) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 281 | /* need more definitions here for FE3 */ |
| 282 | #define FETH3_RST 0x80 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 283 | #endif /* CONFIG_ETHER_INDEX */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 284 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 285 | /* |
| 286 | * GPIO pins used for bit-banged MII communications |
| 287 | */ |
| 288 | #define MDIO_PORT 2 /* Port C */ |
Luigi 'Comio' Mantellini | 25e3072 | 2009-10-10 12:42:22 +0200 | [diff] [blame] | 289 | #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \ |
| 290 | (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT ) |
| 291 | #define MDC_DECLARE MDIO_DECLARE |
| 292 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 293 | #define MDIO_ACTIVE (iop->pdir |= 0x00400000) |
| 294 | #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) |
| 295 | #define MDIO_READ ((iop->pdat & 0x00400000) != 0) |
| 296 | |
| 297 | #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ |
| 298 | else iop->pdat &= ~0x00400000 |
| 299 | |
| 300 | #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ |
| 301 | else iop->pdat &= ~0x00200000 |
| 302 | |
| 303 | #define MIIDELAY udelay(1) |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 304 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 305 | #endif |
| 306 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 307 | /* |
| 308 | * Environment |
| 309 | */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 310 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 311 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 313 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 314 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 315 | * BOOTP options |
| 316 | */ |
| 317 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 318 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 319 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 320 | |
| 321 | /* |
| 322 | * Miscellaneous configurable options |
| 323 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 325 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 327 | |
| 328 | /* |
| 329 | * For booting Linux, the board info and command line data |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 330 | * have to be in the first 64 MB of memory, since this is |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 331 | * the maximum mapped by the Linux kernel during initialization. |
| 332 | */ |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 333 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 334 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 335 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 336 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 337 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 338 | #endif |
| 339 | |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 340 | /* |
| 341 | * Environment Configuration |
| 342 | */ |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 343 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 344 | #define CONFIG_HAS_ETH0 |
wdenk | 54070ab | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 345 | #define CONFIG_HAS_ETH1 |
wdenk | 54070ab | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 346 | #define CONFIG_HAS_ETH2 |
Kumar Gala | f2982fa | 2007-11-28 22:40:31 -0600 | [diff] [blame] | 347 | #define CONFIG_HAS_ETH3 |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 348 | #endif |
| 349 | |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 350 | #define CONFIG_IPADDR 192.168.1.253 |
| 351 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 352 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 353 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 354 | #define CONFIG_BOOTFILE "your.uImage" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 355 | |
| 356 | #define CONFIG_SERVERIP 192.168.1.1 |
| 357 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 358 | #define CONFIG_NETMASK 255.255.255.0 |
| 359 | |
| 360 | #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ |
| 361 | |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 362 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Andy Fleming | 29e484e | 2008-07-14 20:04:40 -0500 | [diff] [blame] | 363 | "netdev=eth0\0" \ |
| 364 | "consoledev=ttyCPM\0" \ |
| 365 | "ramdiskaddr=1000000\0" \ |
| 366 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 367 | "fdtaddr=400000\0" \ |
| 368 | "fdtfile=mpc8560ads.dtb\0" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 369 | |
wdenk | 492b9e7 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 370 | #define CONFIG_NFSBOOTCOMMAND \ |
Andy Fleming | 29e484e | 2008-07-14 20:04:40 -0500 | [diff] [blame] | 371 | "setenv bootargs root=/dev/nfs rw " \ |
| 372 | "nfsroot=$serverip:$rootpath " \ |
| 373 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 374 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 375 | "tftp $loadaddr $bootfile;" \ |
| 376 | "tftp $fdtaddr $fdtfile;" \ |
| 377 | "bootm $loadaddr - $fdtaddr" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 378 | |
| 379 | #define CONFIG_RAMBOOTCOMMAND \ |
Andy Fleming | 29e484e | 2008-07-14 20:04:40 -0500 | [diff] [blame] | 380 | "setenv bootargs root=/dev/ram rw " \ |
| 381 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 382 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 383 | "tftp $loadaddr $bootfile;" \ |
| 384 | "tftp $fdtaddr $fdtfile;" \ |
| 385 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
wdenk | 13eb221 | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 386 | |
| 387 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 388 | |
| 389 | #endif /* __CONFIG_H */ |