blob: fc2393204bec762223c54a95be49091d7c8fc570 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese9b1e2312014-10-22 12:13:19 +02002/*
3 * Copyright (C) 2014 Stefan Roese <sr@denx.de>
Stefan Roese9b1e2312014-10-22 12:13:19 +02004 */
5
6#ifndef _CONFIG_DB_MV7846MP_GP_H
7#define _CONFIG_DB_MV7846MP_GP_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roese9b1e2312014-10-22 12:13:19 +020012
Stefan Roese3dbf35c2015-08-06 14:27:36 +020013/*
14 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
15 * for DDR ECC byte filling in the SPL before loading the main
16 * U-Boot into it.
17 */
Stefan Roese9b1e2312014-10-22 12:13:19 +020018
Stefan Roese9b1e2312014-10-22 12:13:19 +020019/* I2C */
Simon Glass0529b592021-07-10 21:14:32 -060020#define CONFIG_SYS_I2C_LEGACY
Stefan Roese9b1e2312014-10-22 12:13:19 +020021#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020022#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese9b1e2312014-10-22 12:13:19 +020023#define CONFIG_SYS_I2C_SLAVE 0x0
24#define CONFIG_SYS_I2C_SPEED 100000
25
26/* SPI NOR flash default params, used by sf commands */
Stefan Roese9b1e2312014-10-22 12:13:19 +020027
28/* Environment in SPI NOR flash */
Stefan Roese9b1e2312014-10-22 12:13:19 +020029
Stefan Roese9b1e2312014-10-22 12:13:19 +020030#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese9b1e2312014-10-22 12:13:19 +020031
Stefan Roese9b1e2312014-10-22 12:13:19 +020032/*
33 * mv-common.h should be defined after CMD configs since it used them
34 * to enable certain macros
35 */
36#include "mv-common.h"
37
Stefan Roese1a16a0c2015-01-19 11:33:47 +010038/*
39 * Memory layout while starting into the bin_hdr via the
40 * BootROM:
41 *
42 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
43 * 0x4000.4030 bin_hdr start address
44 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
45 * 0x4007.fffc BootROM stack top
46 *
47 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
48 * L2 cache thus cannot be used.
49 */
50
51/* SPL */
52/* Defines for SPL */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010053#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
54
55#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
56#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
57
Stefan Roese83097cf2015-11-25 07:37:00 +010058#ifdef CONFIG_SPL_BUILD
59#define CONFIG_SYS_MALLOC_SIMPLE
60#endif
Stefan Roese1a16a0c2015-01-19 11:33:47 +010061
62#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
63#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
64
Stefan Roese1a16a0c2015-01-19 11:33:47 +010065/* SPL related SPI defines */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010066
67/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010068#define CONFIG_DDR_FIXED_SIZE (1 << 20) /* 1GiB */
Stefan Roeseff7ad172015-12-10 15:02:38 +010069#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roese1a16a0c2015-01-19 11:33:47 +010070
Stefan Roese9b1e2312014-10-22 12:13:19 +020071#endif /* _CONFIG_DB_MV7846MP_GP_H */