blob: eaa23d2edf468c279387049b95561ba1e018be9c [file] [log] [blame]
Kumar Gala4c882892009-02-05 20:40:57 -06001/*
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +05302 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Kumar Gala4c882892009-02-05 20:40:57 -06003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala4c882892009-02-05 20:40:57 -06005 */
6
7#ifndef _ASM_CONFIG_H_
8#define _ASM_CONFIG_H_
9
Kumar Galafe137112011-01-19 03:05:26 -060010#ifdef CONFIG_MPC85xx
11#include <asm/config_mpc85xx.h>
12#endif
13
14#ifdef CONFIG_MPC86xx
15#include <asm/config_mpc86xx.h>
York Sunf0626592013-09-30 09:22:09 -070016#endif
17
18#ifdef CONFIG_MPC83xx
Kumar Galafe137112011-01-19 03:05:26 -060019#endif
20
York Sune2cba152012-08-17 09:00:54 +000021#ifndef HWCONFIG_BUFFER_SIZE
22 #define HWCONFIG_BUFFER_SIZE 256
23#endif
24
Mingkai Hu799efd92011-04-26 16:31:16 +080025/* CONFIG_HARD_SPI triggers SPI bus initialization in PowerPC */
26#if defined(CONFIG_MPC8XXX_SPI) || defined(CONFIG_FSL_ESPI)
27# ifndef CONFIG_HARD_SPI
28# define CONFIG_HARD_SPI
29# endif
30#endif
31
Mike Frysingera0dadf82009-11-03 11:35:59 -050032#define CONFIG_LMB
John Rigbyeea8e692010-10-13 13:57:35 -060033#define CONFIG_SYS_BOOT_RAMDISK_HIGH
34#define CONFIG_SYS_BOOT_GET_CMDLINE
35#define CONFIG_SYS_BOOT_GET_KBD
Mike Frysingera0dadf82009-11-03 11:35:59 -050036
Kumar Gala4cd44a82009-02-05 20:40:58 -060037#ifndef CONFIG_MAX_MEM_MAPPED
Heiko Schocher20280122017-06-27 16:49:14 +020038#if defined(CONFIG_E500) || \
York Sune12ce982011-08-26 11:32:44 -070039 defined(CONFIG_MPC86xx) || \
40 defined(CONFIG_E300)
Kumar Gala4cd44a82009-02-05 20:40:58 -060041#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30)
42#else
Stefan Roesea14295e2009-02-11 09:37:12 +010043#define CONFIG_MAX_MEM_MAPPED (256 << 20)
Kumar Gala4cd44a82009-02-05 20:40:58 -060044#endif
45#endif
46
Peter Tyserbee01682009-07-15 00:01:08 -050047/* Check if boards need to enable FSL DMA engine for SDRAM init */
48#if !defined(CONFIG_FSL_DMA) && defined(CONFIG_DDR_ECC)
49#if (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA)) || \
50 ((defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)) && \
51 !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
Peter Tyserae7a7d42009-06-30 17:15:40 -050052#define CONFIG_FSL_DMA
53#endif
Kumar Gala4c882892009-02-05 20:40:57 -060054#endif
Peter Tyserae7a7d42009-06-30 17:15:40 -050055
Peter Tyser7feaacb2009-10-23 15:55:47 -050056/*
57 * Provide a default boot page translation virtual address that lines up with
58 * Freescale's default e500 reset page.
59 */
60#if (defined(CONFIG_E500) && defined(CONFIG_MP))
61#ifndef CONFIG_BPTR_VIRT_ADDR
62#define CONFIG_BPTR_VIRT_ADDR 0xfffff000
63#endif
64#endif
65
Becky Bruce0d4cee12010-06-17 11:37:20 -050066/* Since so many PPC SOCs have a semi-common LBC, define this here */
67#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) || \
68 defined(CONFIG_MPC83xx)
Dipen Dudhat00c42942011-01-20 16:29:35 +053069#if !defined(CONFIG_FSL_IFC)
Becky Bruce0d4cee12010-06-17 11:37:20 -050070#define CONFIG_FSL_LBC
71#endif
Dipen Dudhat00c42942011-01-20 16:29:35 +053072#endif
Becky Bruce0d4cee12010-06-17 11:37:20 -050073
Andy Fleming422effd2011-04-08 02:10:54 -050074/* The TSEC driver uses the PHYLIB infrastructure */
75#ifndef CONFIG_PHYLIB
76#if defined(CONFIG_TSEC_ENET)
77#define CONFIG_PHYLIB
78
79#include <config_phylib_all_drivers.h>
80#endif /* TSEC_ENET */
81#endif /* !CONFIG_PHYLIB */
82
Kumar Gala2683c532011-04-13 08:37:44 -050083/* The FMAN driver uses the PHYLIB infrastructure */
84#if defined(CONFIG_FMAN_ENET)
85#define CONFIG_PHYLIB
86#endif
87
Albert Aribaud036c6b42010-08-08 05:17:05 +053088/* All PPC boards must swap IDE bytes */
89#define CONFIG_IDE_SWAP_IO
90
Thomas Chou78b98812015-11-19 21:48:07 +080091#if defined(CONFIG_DM_SERIAL)
92/*
93 * TODO: Convert this to a clock driver exists that can give us the UART
94 * clock here.
95 */
96#define CONFIG_SYS_NS16550_CLK get_serial_clock()
97#endif
98
Peter Tyserae7a7d42009-06-30 17:15:40 -050099#endif /* _ASM_CONFIG_H_ */