blob: 502c8ebb433173f140da626b0f2bcdd47fd3db7b [file] [log] [blame]
Peng Fan21981d22019-08-26 08:12:19 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2019 NXP
4 */
5
6#include <common.h>
7#include <cpu.h>
8#include <dm.h>
9#include <thermal.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <asm/system.h>
Peng Fan21981d22019-08-26 08:12:19 +000011#include <asm/arch/sci/sci.h>
12#include <asm/arch/sys_proto.h>
13#include <asm/arch-imx/cpu.h>
14#include <asm/armv8/cpu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060015#include <linux/bitops.h>
Peng Fan21981d22019-08-26 08:12:19 +000016
17DECLARE_GLOBAL_DATA_PTR;
18
19struct cpu_imx_platdata {
20 const char *name;
21 const char *rev;
22 const char *type;
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020023 u32 cpu_rsrc;
Peng Fan21981d22019-08-26 08:12:19 +000024 u32 cpurev;
25 u32 freq_mhz;
Peng Fane2ded332020-05-03 21:58:52 +080026 u32 mpidr;
Peng Fan21981d22019-08-26 08:12:19 +000027};
28
29const char *get_imx8_type(u32 imxtype)
30{
31 switch (imxtype) {
32 case MXC_CPU_IMX8QXP:
33 case MXC_CPU_IMX8QXP_A0:
34 return "QXP";
35 case MXC_CPU_IMX8QM:
36 return "QM";
37 default:
38 return "??";
39 }
40}
41
42const char *get_imx8_rev(u32 rev)
43{
44 switch (rev) {
45 case CHIP_REV_A:
46 return "A";
47 case CHIP_REV_B:
48 return "B";
Frank Li877ff942020-05-03 21:58:55 +080049 case CHIP_REV_C:
50 return "C";
Peng Fan21981d22019-08-26 08:12:19 +000051 default:
52 return "?";
53 }
54}
55
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020056static void set_core_data(struct udevice *dev)
Peng Fan21981d22019-08-26 08:12:19 +000057{
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020058 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
59
60 if (device_is_compatible(dev, "arm,cortex-a35")) {
61 plat->cpu_rsrc = SC_R_A35;
62 plat->name = "A35";
63 } else if (device_is_compatible(dev, "arm,cortex-a53")) {
64 plat->cpu_rsrc = SC_R_A53;
65 plat->name = "A53";
66 } else if (device_is_compatible(dev, "arm,cortex-a72")) {
67 plat->cpu_rsrc = SC_R_A72;
68 plat->name = "A72";
69 } else {
70 plat->cpu_rsrc = SC_R_A53;
71 plat->name = "?";
72 }
Peng Fan21981d22019-08-26 08:12:19 +000073}
74
75#if IS_ENABLED(CONFIG_IMX_SCU_THERMAL)
Ye Licd8d1c52020-05-03 21:58:54 +080076static int cpu_imx_get_temp(struct cpu_imx_platdata *plat)
Peng Fan21981d22019-08-26 08:12:19 +000077{
78 struct udevice *thermal_dev;
79 int cpu_tmp, ret;
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020080 int idx = 1; /* use "cpu-thermal0" device */
Peng Fan21981d22019-08-26 08:12:19 +000081
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020082 if (plat->cpu_rsrc == SC_R_A72)
83 idx = 2; /* use "cpu-thermal1" device */
Peng Fan21981d22019-08-26 08:12:19 +000084
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +020085 ret = uclass_get_device(UCLASS_THERMAL, idx, &thermal_dev);
Peng Fan21981d22019-08-26 08:12:19 +000086 if (!ret) {
87 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
88 if (ret)
89 return 0xdeadbeef;
90 } else {
91 return 0xdeadbeef;
92 }
93
94 return cpu_tmp;
95}
96#else
Ye Licd8d1c52020-05-03 21:58:54 +080097static int cpu_imx_get_temp(struct cpu_imx_platdata *plat)
Peng Fan21981d22019-08-26 08:12:19 +000098{
99 return 0;
100}
101#endif
102
Simon Glass791fa452020-01-26 22:06:27 -0700103int cpu_imx_get_desc(const struct udevice *dev, char *buf, int size)
Peng Fan21981d22019-08-26 08:12:19 +0000104{
105 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
Ye Licd8d1c52020-05-03 21:58:54 +0800106 int ret, temp;
Peng Fan21981d22019-08-26 08:12:19 +0000107
108 if (size < 100)
109 return -ENOSPC;
110
111 ret = snprintf(buf, size, "NXP i.MX8%s Rev%s %s at %u MHz",
112 plat->type, plat->rev, plat->name, plat->freq_mhz);
113
114 if (IS_ENABLED(CONFIG_IMX_SCU_THERMAL)) {
Ye Licd8d1c52020-05-03 21:58:54 +0800115 temp = cpu_imx_get_temp(plat);
Peng Fan21981d22019-08-26 08:12:19 +0000116 buf = buf + ret;
117 size = size - ret;
Ye Licd8d1c52020-05-03 21:58:54 +0800118 if (temp != 0xdeadbeef)
119 ret = snprintf(buf, size, " at %dC", temp);
120 else
121 ret = snprintf(buf, size, " - invalid sensor data");
Peng Fan21981d22019-08-26 08:12:19 +0000122 }
123
124 snprintf(buf + ret, size - ret, "\n");
125
126 return 0;
127}
128
Simon Glass791fa452020-01-26 22:06:27 -0700129static int cpu_imx_get_info(const struct udevice *dev, struct cpu_info *info)
Peng Fan21981d22019-08-26 08:12:19 +0000130{
131 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
132
133 info->cpu_freq = plat->freq_mhz * 1000;
134 info->features = BIT(CPU_FEAT_L1_CACHE) | BIT(CPU_FEAT_MMU);
135 return 0;
136}
137
Simon Glass791fa452020-01-26 22:06:27 -0700138static int cpu_imx_get_count(const struct udevice *dev)
Peng Fan21981d22019-08-26 08:12:19 +0000139{
Peng Fan8296b742020-05-03 21:58:51 +0800140 ofnode node;
141 int num = 0;
142
143 ofnode_for_each_subnode(node, dev_ofnode(dev->parent)) {
144 const char *device_type;
145
146 if (!ofnode_is_available(node))
147 continue;
148
149 device_type = ofnode_read_string(node, "device_type");
150 if (!device_type)
151 continue;
152
153 if (!strcmp(device_type, "cpu"))
154 num++;
155 }
156
157 return num;
Peng Fan21981d22019-08-26 08:12:19 +0000158}
159
Simon Glass791fa452020-01-26 22:06:27 -0700160static int cpu_imx_get_vendor(const struct udevice *dev, char *buf, int size)
Peng Fan21981d22019-08-26 08:12:19 +0000161{
162 snprintf(buf, size, "NXP");
163 return 0;
164}
165
Peng Fane2ded332020-05-03 21:58:52 +0800166static int cpu_imx_is_current(struct udevice *dev)
167{
168 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
169
170 if (plat->mpidr == (read_mpidr() & 0xffff))
171 return 1;
172
173 return 0;
174}
175
Peng Fan21981d22019-08-26 08:12:19 +0000176static const struct cpu_ops cpu_imx8_ops = {
177 .get_desc = cpu_imx_get_desc,
178 .get_info = cpu_imx_get_info,
179 .get_count = cpu_imx_get_count,
180 .get_vendor = cpu_imx_get_vendor,
Peng Fane2ded332020-05-03 21:58:52 +0800181 .is_current = cpu_imx_is_current,
Peng Fan21981d22019-08-26 08:12:19 +0000182};
183
184static const struct udevice_id cpu_imx8_ids[] = {
185 { .compatible = "arm,cortex-a35" },
186 { .compatible = "arm,cortex-a53" },
Peng Fane2ded332020-05-03 21:58:52 +0800187 { .compatible = "arm,cortex-a72" },
Peng Fan21981d22019-08-26 08:12:19 +0000188 { }
189};
190
Peng Fan4b1fbb72020-05-03 21:58:53 +0800191static ulong imx8_get_cpu_rate(struct udevice *dev)
Peng Fan21981d22019-08-26 08:12:19 +0000192{
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +0200193 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
Peng Fan21981d22019-08-26 08:12:19 +0000194 ulong rate;
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +0200195 int ret;
Peng Fan4b1fbb72020-05-03 21:58:53 +0800196
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +0200197 ret = sc_pm_get_clock_rate(-1, plat->cpu_rsrc, SC_PM_CLK_CPU,
Peng Fan21981d22019-08-26 08:12:19 +0000198 (sc_pm_clock_rate_t *)&rate);
199 if (ret) {
200 printf("Could not read CPU frequency: %d\n", ret);
201 return 0;
202 }
203
204 return rate;
205}
206
207static int imx8_cpu_probe(struct udevice *dev)
208{
209 struct cpu_imx_platdata *plat = dev_get_platdata(dev);
210 u32 cpurev;
211
Anatolij Gustschin50ca4a02020-05-20 01:31:44 +0200212 set_core_data(dev);
Peng Fan21981d22019-08-26 08:12:19 +0000213 cpurev = get_cpu_rev();
214 plat->cpurev = cpurev;
Peng Fan21981d22019-08-26 08:12:19 +0000215 plat->rev = get_imx8_rev(cpurev & 0xFFF);
216 plat->type = get_imx8_type((cpurev & 0xFF000) >> 12);
Peng Fan4b1fbb72020-05-03 21:58:53 +0800217 plat->freq_mhz = imx8_get_cpu_rate(dev) / 1000000;
Peng Fane2ded332020-05-03 21:58:52 +0800218 plat->mpidr = dev_read_addr(dev);
219 if (plat->mpidr == FDT_ADDR_T_NONE) {
220 printf("%s: Failed to get CPU reg property\n", __func__);
221 return -EINVAL;
222 }
223
Peng Fan21981d22019-08-26 08:12:19 +0000224 return 0;
225}
226
227U_BOOT_DRIVER(cpu_imx8_drv) = {
228 .name = "imx8x_cpu",
229 .id = UCLASS_CPU,
230 .of_match = cpu_imx8_ids,
231 .ops = &cpu_imx8_ops,
232 .probe = imx8_cpu_probe,
233 .platdata_auto_alloc_size = sizeof(struct cpu_imx_platdata),
234 .flags = DM_FLAG_PRE_RELOC,
235};