blob: 56ec11f789b525e529aa5911b69166e4ea5aee09 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Alexey Brodkin544c5f52014-02-04 12:56:13 +04002/*
3 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. All rights reserved.
Alexey Brodkin544c5f52014-02-04 12:56:13 +04004 */
5
6#ifndef _ASM_ARC_ARCREGS_H
7#define _ASM_ARC_ARCREGS_H
8
Alexey Brodkinf431e262015-02-03 13:58:11 +03009#include <asm/cache.h>
Eugeniy Paltsev8bd73422018-03-21 15:58:49 +030010#include <config.h>
Alexey Brodkinf431e262015-02-03 13:58:11 +030011
Alexey Brodkin544c5f52014-02-04 12:56:13 +040012/*
13 * ARC architecture has additional address space - auxiliary registers.
14 * These registers are mostly used for configuration purposes.
15 * These registers are not memory mapped and special commands are used for
16 * access: "lr"/"sr".
17 */
18
19#define ARC_AUX_IDENTITY 0x04
20#define ARC_AUX_STATUS32 0x0a
21
22/* Instruction cache related auxiliary registers */
23#define ARC_AUX_IC_IVIC 0x10
24#define ARC_AUX_IC_CTRL 0x11
25#define ARC_AUX_IC_IVIL 0x19
Alexey Brodkin6da8cfc2015-02-03 13:58:12 +030026#if (CONFIG_ARC_MMU_VER == 3)
Alexey Brodkin544c5f52014-02-04 12:56:13 +040027#define ARC_AUX_IC_PTAG 0x1E
28#endif
Igor Guryanovbd889f92014-12-24 16:07:07 +030029#define ARC_BCR_IC_BUILD 0x77
Eugeniy Paltseve6f26292017-11-28 16:51:07 +030030#define AUX_AUX_CACHE_LIMIT 0x5D
31#define ARC_AUX_NON_VOLATILE_LIMIT 0x5E
32
33/* ICCM and DCCM auxiliary registers */
34#define ARC_AUX_DCCM_BASE 0x18 /* DCCM Base Addr ARCv2 */
35#define ARC_AUX_ICCM_BASE 0x208 /* ICCM Base Addr ARCv2 */
Alexey Brodkin544c5f52014-02-04 12:56:13 +040036
37/* Timer related auxiliary registers */
38#define ARC_AUX_TIMER0_CNT 0x21 /* Timer 0 count */
39#define ARC_AUX_TIMER0_CTRL 0x22 /* Timer 0 control */
40#define ARC_AUX_TIMER0_LIMIT 0x23 /* Timer 0 limit */
41
Vlad Zakharov8f2c1da2017-03-21 14:49:47 +030042#define ARC_AUX_TIMER1_CNT 0x100 /* Timer 1 count */
43#define ARC_AUX_TIMER1_CTRL 0x101 /* Timer 1 control */
44#define ARC_AUX_TIMER1_LIMIT 0x102 /* Timer 1 limit */
45
Alexey Brodkin544c5f52014-02-04 12:56:13 +040046#define ARC_AUX_INTR_VEC_BASE 0x25
47
48/* Data cache related auxiliary registers */
49#define ARC_AUX_DC_IVDC 0x47
50#define ARC_AUX_DC_CTRL 0x48
51
52#define ARC_AUX_DC_IVDL 0x4A
53#define ARC_AUX_DC_FLSH 0x4B
54#define ARC_AUX_DC_FLDL 0x4C
Alexey Brodkin6da8cfc2015-02-03 13:58:12 +030055#if (CONFIG_ARC_MMU_VER == 3)
Alexey Brodkin544c5f52014-02-04 12:56:13 +040056#define ARC_AUX_DC_PTAG 0x5C
57#endif
Igor Guryanovbd889f92014-12-24 16:07:07 +030058#define ARC_BCR_DC_BUILD 0x72
Alexey Brodkin275583e2015-03-30 13:36:04 +030059#define ARC_BCR_SLC 0xce
Alexey Brodkin9f916ee2015-05-18 16:56:26 +030060#define ARC_AUX_SLC_CONFIG 0x901
61#define ARC_AUX_SLC_CTRL 0x903
Alexey Brodkin275583e2015-03-30 13:36:04 +030062#define ARC_AUX_SLC_FLUSH 0x904
63#define ARC_AUX_SLC_INVALIDATE 0x905
Alexey Brodkin9f916ee2015-05-18 16:56:26 +030064#define ARC_AUX_SLC_IVDL 0x910
65#define ARC_AUX_SLC_FLDL 0x912
Eugeniy Paltsev1d0578e2018-01-16 19:20:26 +030066#define ARC_AUX_SLC_RGN_START 0x914
67#define ARC_AUX_SLC_RGN_START1 0x915
68#define ARC_AUX_SLC_RGN_END 0x916
69#define ARC_AUX_SLC_RGN_END1 0x917
Alexey Brodkin4764d262015-12-14 17:15:13 +030070#define ARC_BCR_CLUSTER 0xcf
71
Eugeniy Paltsev1d0578e2018-01-16 19:20:26 +030072/* MMU Management regs */
73#define ARC_AUX_MMU_BCR 0x06f
74
Alexey Brodkin4764d262015-12-14 17:15:13 +030075/* IO coherency related auxiliary registers */
76#define ARC_AUX_IO_COH_ENABLE 0x500
77#define ARC_AUX_IO_COH_PARTIAL 0x501
78#define ARC_AUX_IO_COH_AP0_BASE 0x508
79#define ARC_AUX_IO_COH_AP0_SIZE 0x509
Alexey Brodkin544c5f52014-02-04 12:56:13 +040080
81#ifndef __ASSEMBLY__
82/* Accessors for auxiliary registers */
83#define read_aux_reg(reg) __builtin_arc_lr(reg)
84
85/* gcc builtin sr needs reg param to be long immediate */
86#define write_aux_reg(reg_immed, val) \
87 __builtin_arc_sr((unsigned int)val, reg_immed)
Eugeniy Paltsev5dbb1c92017-11-28 16:48:40 +030088
89/* ARCNUM [15:8] - field to identify each core in a multi-core system */
90#define CPU_ID_GET() ((read_aux_reg(ARC_AUX_IDENTITY) & 0xFF00) >> 8)
Eugeniy Paltsev8bd73422018-03-21 15:58:49 +030091
92static const inline int is_isa_arcv2(void)
93{
94 return IS_ENABLED(CONFIG_ISA_ARCV2);
95}
96
97static const inline int is_isa_arcompact(void)
98{
99 return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
100}
Alexey Brodkin544c5f52014-02-04 12:56:13 +0400101#endif /* __ASSEMBLY__ */
102
103#endif /* _ASM_ARC_ARCREGS_H */