blob: 728c9b199f2c46a828bbbe4dbfef052560725ff6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Holger Brunck3bf8b982012-03-21 13:42:46 +01002/*
3 * (C) Copyright 2012
4 * Holger Brunck, Keymile GmbH Hannover, <holger.brunck@keymile.com>
5 * Christian Herzig, Keymile AG Switzerland, <christian.herzig@keymile.com>
Holger Brunck3bf8b982012-03-21 13:42:46 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/* KMBEC FPGA (PRIO) */
12#define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
13#define CONFIG_SYS_KMBEC_FPGA_SIZE 64
14
Mario Six790d8442018-03-28 14:38:20 +020015#define CONFIG_HOSTNAME "kmeter1"
Holger Brunck3bf8b982012-03-21 13:42:46 +010016#define CONFIG_KM_BOARD_NAME "kmeter1"
17#define CONFIG_KM_DEF_NETDEV "netdev=eth2\0"
Holger Brunck3bf8b982012-03-21 13:42:46 +010018
19/*
20 * High Level Configuration Options
21 */
22#define CONFIG_QE /* Has QE */
Holger Brunck3bf8b982012-03-21 13:42:46 +010023
Mario Sixcb791a82019-01-21 09:17:34 +010024/* include common defines/options for all Keymile boards */
25#include "km/keymile-common.h"
26#include "km/km-powerpc.h"
27
28/*
Mario Sixcb791a82019-01-21 09:17:34 +010029 * IMMR new address
30 */
31#define CONFIG_SYS_IMMR 0xE0000000
32
33/*
34 * Bus Arbitration Configuration Register (ACR)
35 */
36#define CONFIG_SYS_ACR_PIPE_DEP 3 /* pipeline depth 4 transactions */
37#define CONFIG_SYS_ACR_RPTCNT 3 /* 4 consecutive transactions */
38#define CONFIG_SYS_ACR_APARK 0 /* park bus to master (below) */
39#define CONFIG_SYS_ACR_PARKM 3 /* parking master = QuiccEngine */
40
41/*
42 * DDR Setup
43 */
44#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
46#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
47
48#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
49#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
50 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
51
52#define CFG_83XX_DDR_USES_CS0
53
54/*
55 * Manually set up DDR parameters
56 */
57#define CONFIG_DDR_II
58#define CONFIG_SYS_DDR_SIZE 2048 /* MB */
59
60/*
61 * The reserved memory
62 */
63#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
64#define CONFIG_SYS_FLASH_BASE 0xF0000000
65
66#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
67#define CONFIG_SYS_RAMBOOT
68#endif
69
70/* Reserve 768 kB for Mon */
71#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
72
73/*
74 * Initial RAM Base Address Setup
75 */
76#define CONFIG_SYS_INIT_RAM_LOCK
77#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
78#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in RAM */
79#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
80 GENERATED_GBL_DATA_SIZE)
81
82/*
83 * Init Local Bus Memory Controller:
84 *
85 * Bank Bus Machine PortSz Size Device
86 * ---- --- ------- ------ ----- ------
87 * 0 Local GPCM 16 bit 256MB FLASH
88 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
89 *
90 */
91/*
92 * FLASH on the Local Bus
93 */
94#define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
95
Mario Sixcb791a82019-01-21 09:17:34 +010096
97#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
98#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
99#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
100
101/*
102 * PRIO1/PIGGY on the local bus CS1
103 */
Mario Sixc1e29d92019-01-21 09:18:01 +0100104
Mario Sixcb791a82019-01-21 09:17:34 +0100105
106/*
107 * Serial Port
108 */
Mario Six92e20d92019-01-21 09:17:35 +0100109#define CONFIG_CONS_INDEX 1
Mario Sixcb791a82019-01-21 09:17:34 +0100110#define CONFIG_SYS_NS16550_SERIAL
111#define CONFIG_SYS_NS16550_REG_SIZE 1
112#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
113
114#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
115#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
116
117/*
118 * QE UEC ethernet configuration
119 */
120#define CONFIG_UEC_ETH
121#define CONFIG_ETHPRIME "UEC0"
122
Mario Sixcb791a82019-01-21 09:17:34 +0100123#define CONFIG_UEC_ETH1 /* GETH1 */
124#define UEC_VERBOSE_DEBUG 1
Mario Sixcb791a82019-01-21 09:17:34 +0100125
126#ifdef CONFIG_UEC_ETH1
127#define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
128#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
129#define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
130#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
131#define CONFIG_SYS_UEC1_PHY_ADDR 0
132#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
133#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
134#endif
135
136/*
137 * Environment
138 */
139
140#ifndef CONFIG_SYS_RAMBOOT
141#ifndef CONFIG_ENV_ADDR
142#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
143 CONFIG_SYS_MONITOR_LEN)
144#endif
145#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
146#ifndef CONFIG_ENV_OFFSET
147#define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
148#endif
149
150/* Address and size of Redundant Environment Sector */
151#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
152 CONFIG_ENV_SECT_SIZE)
153#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
154
155#else /* CFG_SYS_RAMBOOT */
156#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
157#define CONFIG_ENV_SIZE 0x2000
158#endif /* CFG_SYS_RAMBOOT */
159
160/* I2C */
161#define CONFIG_SYS_I2C
162#define CONFIG_SYS_NUM_I2C_BUSES 4
163#define CONFIG_SYS_I2C_MAX_HOPS 1
164#define CONFIG_SYS_I2C_FSL
165#define CONFIG_SYS_FSL_I2C_SPEED 200000
166#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
167#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
168#define CONFIG_SYS_I2C_OFFSET 0x3000
169#define CONFIG_SYS_FSL_I2C2_SPEED 200000
170#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
171#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
172#define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
173 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
174 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
175 {1, {I2C_NULL_HOP} } }
176
177#define CONFIG_KM_IVM_BUS 2 /* I2C2 (Mux-Port 1)*/
178
179#if defined(CONFIG_CMD_NAND)
180#define CONFIG_NAND_KMETER1
181#define CONFIG_SYS_MAX_NAND_DEVICE 1
182#define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE
183#endif
184
185/*
186 * For booting Linux, the board info and command line data
187 * have to be in the first 8 MB of memory, since this is
188 * the maximum mapped by the Linux kernel during initialization.
189 */
190#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
191
192/*
193 * Core HID Setup
194 */
195#define CONFIG_SYS_HID0_INIT 0x000000000
196#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
197 HID0_ENABLE_INSTRUCTION_CACHE)
198#define CONFIG_SYS_HID2 HID2_HBE
199
200/*
Mario Sixcb791a82019-01-21 09:17:34 +0100201 * Internal Definitions
202 */
203#define BOOTFLASH_START 0xF0000000
204
205#define CONFIG_KM_CONSOLE_TTY "ttyS0"
206
207/*
208 * Environment Configuration
209 */
210#define CONFIG_ENV_OVERWRITE
211#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
212#define CONFIG_KM_DEF_ENV "km-common=empty\0"
213#endif
214
215#ifndef CONFIG_KM_DEF_ARCH
216#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
217#endif
218
219#define CONFIG_EXTRA_ENV_SETTINGS \
220 CONFIG_KM_DEF_ENV \
221 CONFIG_KM_DEF_ARCH \
222 "newenv=" \
223 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && " \
224 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0" \
225 "unlock=yes\0" \
226 ""
227
228#if defined(CONFIG_UEC_ETH)
229#define CONFIG_HAS_ETH0
230#endif
Holger Brunck3bf8b982012-03-21 13:42:46 +0100231
232/*
233 * System IO Setup
234 */
235#define CONFIG_SYS_SICRH (SICRH_UC1EOBI | SICRH_UC2E1OBI)
236
Holger Brunck3bf8b982012-03-21 13:42:46 +0100237/**
238 * DDR RAM settings
239 */
240#define CONFIG_SYS_DDR_SDRAM_CFG (\
241 SDRAM_CFG_SDRAM_TYPE_DDR2 | \
242 SDRAM_CFG_SREN | \
243 SDRAM_CFG_HSE)
244
245#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
246
Holger Brunck3bf8b982012-03-21 13:42:46 +0100247#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
248 CSCONFIG_ROW_BIT_13 | \
249 CSCONFIG_COL_BIT_10 | \
Valentin Longchamp9c36b472015-11-17 10:53:33 +0100250 CSCONFIG_ODT_WR_ONLY_CURRENT)
Holger Brunck3bf8b982012-03-21 13:42:46 +0100251
252#define CONFIG_SYS_DDR_CLK_CNTL (\
253 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
254
255#define CONFIG_SYS_DDR_INTERVAL (\
256 (0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
257 (0x203 << SDRAM_INTERVAL_REFINT_SHIFT))
258
259#define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
260
261#define CONFIG_SYS_DDRCDR (\
262 DDRCDR_EN | \
263 DDRCDR_Q_DRN)
264#define CONFIG_SYS_DDR_MODE 0x47860452
265#define CONFIG_SYS_DDR_MODE2 0x8080c000
266
267#define CONFIG_SYS_DDR_TIMING_0 (\
268 (2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
269 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
270 (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
271 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
272 (0 << TIMING_CFG0_WWT_SHIFT) | \
273 (0 << TIMING_CFG0_RRT_SHIFT) | \
274 (0 << TIMING_CFG0_WRT_SHIFT) | \
275 (0 << TIMING_CFG0_RWT_SHIFT))
276
277#define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \
278 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
279 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
280 (3 << TIMING_CFG1_WRREC_SHIFT) | \
281 (7 << TIMING_CFG1_REFREC_SHIFT) | \
282 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
283 (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
284 (3 << TIMING_CFG1_PRETOACT_SHIFT))
285
286#define CONFIG_SYS_DDR_TIMING_2 (\
287 (0xa << TIMING_CFG2_FOUR_ACT_SHIFT) | \
288 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
289 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
290 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
291 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
292 (5 << TIMING_CFG2_CPO_SHIFT) | \
293 (0 << TIMING_CFG2_ADD_LAT_SHIFT))
294
295#define CONFIG_SYS_DDR_TIMING_3 0x00000000
296
297/* EEprom support */
298#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
299
300/*
301 * Local Bus Configuration & Clock Setup
302 */
303#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
304#define CONFIG_SYS_LCRR_EADC LCRR_EADC_2
305#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
306
307/*
308 * PAXE on the local bus CS3
309 */
310#define CONFIG_SYS_PAXE_BASE 0xA0000000
311#define CONFIG_SYS_PAXE_SIZE 256
312
Holger Brunck3bf8b982012-03-21 13:42:46 +0100313
Holger Brunck3bf8b982012-03-21 13:42:46 +0100314#endif /* CONFIG */