blob: e9cfeae64d895a47cfa2349cc3ca7cd1bcf83400 [file] [log] [blame]
Mario Sixa83f5492019-01-21 09:17:38 +01001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * esd vme8349 U-Boot configuration file
4 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
5 *
6 * (C) Copyright 2006-2010
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * reinhard.arlt@esd-electronics.de
10 * Based on the MPC8349EMDS config.
11 */
12
13/*
14 * vme8349 board configuration file.
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/*
21 * High Level Configuration Options
22 */
23#define CONFIG_E300 1 /* E300 Family */
24
25/* Don't enable PCI2 on vme834x - it doesn't exist physically. */
26#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
27
Mario Sixa83f5492019-01-21 09:17:38 +010028#define CONFIG_SYS_IMMR 0xE0000000
29
30#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
31#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
32#define CONFIG_SYS_MEMTEST_END 0x00100000
33
34/*
35 * DDR Setup
36 */
37#define CONFIG_DDR_ECC /* only for ECC DDR module */
38#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
39#define CONFIG_SPD_EEPROM
40#define SPD_EEPROM_ADDRESS 0x54
41#define CONFIG_SYS_READ_SPD vme8349_read_spd
42#define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
43
44/*
45 * 32-bit data path mode.
46 *
47 * Please note that using this mode for devices with the real density of 64-bit
48 * effectively reduces the amount of available memory due to the effect of
49 * wrapping around while translating address to row/columns, for example in the
50 * 256MB module the upper 128MB get aliased with contents of the lower
51 * 128MB); normally this define should be used for devices with real 32-bit
52 * data path.
53 */
54#undef CONFIG_DDR_32BIT
55
56#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
57#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
58#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
59#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
60 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
61#define CONFIG_DDR_2T_TIMING
62#define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
63 | DDRCDR_ODT \
64 | DDRCDR_Q_DRN)
65 /* 0x80080001 */
66
67/*
68 * FLASH on the Local Bus
69 */
70#define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */
71#define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */
Mario Sixa83f5492019-01-21 09:17:38 +010072
Mario Sixa83f5492019-01-21 09:17:38 +010073
74#define CONFIG_SYS_WINDOW1_BASE 0xf0000000
Mario Sixc1e29d92019-01-21 09:18:01 +010075
Mario Sixa83f5492019-01-21 09:17:38 +010076
77#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
78#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
79
80#undef CONFIG_SYS_FLASH_CHECKSUM
81#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
82#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
83
84#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
85
86#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
87#define CONFIG_SYS_RAMBOOT
88#else
89#undef CONFIG_SYS_RAMBOOT
90#endif
91
92#define CONFIG_SYS_INIT_RAM_LOCK 1
93#define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
94#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
95
96#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
97 GENERATED_GBL_DATA_SIZE)
98#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
99
100#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
101#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
102
103/*
104 * Local Bus LCRR and LBCR regs
105 * LCRR: no DLL bypass, Clock divider is 4
106 * External Local Bus rate is
107 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
108 */
109#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
110#define CONFIG_SYS_LBC_LBCR 0x00000000
111
112#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
113
114/*
115 * Serial Port
116 */
117#define CONFIG_SYS_NS16550_SERIAL
118#define CONFIG_SYS_NS16550_REG_SIZE 1
119#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
120
121#define CONFIG_SYS_BAUDRATE_TABLE \
122 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
123
124#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
125#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
126
127/* I2C */
128#define CONFIG_SYS_I2C
129#define CONFIG_SYS_I2C_FSL
130#define CONFIG_SYS_FSL_I2C_SPEED 400000
131#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
132#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
133#define CONFIG_SYS_FSL_I2C2_SPEED 400000
134#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
135#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
136#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
137/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
138
139#define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
140
141/* TSEC */
142#define CONFIG_SYS_TSEC1_OFFSET 0x24000
143#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
144#define CONFIG_SYS_TSEC2_OFFSET 0x25000
145#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
146
147/*
148 * General PCI
149 * Addresses are mapped 1-1.
150 */
151#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
152#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
153#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
154#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
155#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
156#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
157#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
158#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
159#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
160
161#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
162#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
163#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
164#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
165#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
166#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
167#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
168#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
169#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
170
171#if defined(CONFIG_PCI)
172
Mario Sixa83f5492019-01-21 09:17:38 +0100173#undef CONFIG_EEPRO100
174#undef CONFIG_TULIP
175
176#if !defined(CONFIG_PCI_PNP)
177 #define PCI_ENET0_IOADDR 0xFIXME
178 #define PCI_ENET0_MEMADDR 0xFIXME
179 #define PCI_IDSEL_NUMBER 0xFIXME
180#endif
181
182#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
183#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
184
185#endif /* CONFIG_PCI */
186
187/*
188 * TSEC configuration
189 */
190
191#if defined(CONFIG_TSEC_ENET)
192
193#define CONFIG_GMII /* MII PHY management */
194#define CONFIG_TSEC1
195#define CONFIG_TSEC1_NAME "TSEC0"
196#define CONFIG_TSEC2
197#define CONFIG_TSEC2_NAME "TSEC1"
198#define CONFIG_PHY_M88E1111
199#define TSEC1_PHY_ADDR 0x08
200#define TSEC2_PHY_ADDR 0x10
201#define TSEC1_PHYIDX 0
202#define TSEC2_PHYIDX 0
203#define TSEC1_FLAGS TSEC_GIGABIT
204#define TSEC2_FLAGS TSEC_GIGABIT
205
206/* Options are: TSEC[0-1] */
207#define CONFIG_ETHPRIME "TSEC0"
208
209#endif /* CONFIG_TSEC_ENET */
210
211/*
212 * Environment
213 */
214#ifndef CONFIG_SYS_RAMBOOT
215 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
216 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
217 #define CONFIG_ENV_SIZE 0x2000
218
219/* Address and size of Redundant Environment Sector */
220#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
221#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
222
223#else
224 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
225 #define CONFIG_ENV_SIZE 0x2000
226#endif
227
228#define CONFIG_LOADS_ECHO /* echo on for serial download */
229#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
230
231/*
232 * BOOTP options
233 */
234#define CONFIG_BOOTP_BOOTFILESIZE
235
236/*
237 * Command line configuration.
238 */
239#define CONFIG_SYS_RTC_BUS_NUM 0x01
240#define CONFIG_SYS_I2C_RTC_ADDR 0x32
241#define CONFIG_RTC_RX8025
242
243/* Pass Ethernet MAC to VxWorks */
244#define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
245
246#undef CONFIG_WATCHDOG /* watchdog disabled */
247
248/*
249 * Miscellaneous configurable options
250 */
251#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
252
253/*
254 * For booting Linux, the board info and command line data
255 * have to be in the first 256 MB of memory, since this is
256 * the maximum mapped by the Linux kernel during initialization.
257 */
258#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
259
260#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
261
Mario Sixa83f5492019-01-21 09:17:38 +0100262/* System IO Config */
263#define CONFIG_SYS_SICRH 0
264#define CONFIG_SYS_SICRL SICRL_LDP_A
265
266#define CONFIG_SYS_HID0_INIT 0x000000000
267#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
268 HID0_ENABLE_INSTRUCTION_CACHE)
269
270#define CONFIG_SYS_HID2 HID2_HBE
271
272#define CONFIG_SYS_GPIO1_PRELIM
273#define CONFIG_SYS_GPIO1_DIR 0x00100000
274#define CONFIG_SYS_GPIO1_DAT 0x00100000
275
276#define CONFIG_SYS_GPIO2_PRELIM
277#define CONFIG_SYS_GPIO2_DIR 0x78900000
278#define CONFIG_SYS_GPIO2_DAT 0x70100000
279
Mario Sixa83f5492019-01-21 09:17:38 +0100280#ifdef CONFIG_PCI
281#define CONFIG_PCI_INDIRECT_BRIDGE
Mario Sixa83f5492019-01-21 09:17:38 +0100282#endif
283
Mario Sixa83f5492019-01-21 09:17:38 +0100284#if defined(CONFIG_CMD_KGDB)
285#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
286#endif
287
288/*
289 * Environment Configuration
290 */
291#define CONFIG_ENV_OVERWRITE
292
293#if defined(CONFIG_TSEC_ENET)
294#define CONFIG_HAS_ETH0
295#define CONFIG_HAS_ETH1
296#endif
297
298#define CONFIG_HOSTNAME "VME8349"
299#define CONFIG_ROOTPATH "/tftpboot/rootfs"
300#define CONFIG_BOOTFILE "uImage"
301
302#define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
303
304#define CONFIG_EXTRA_ENV_SETTINGS \
305 "netdev=eth0\0" \
306 "hostname=vme8349\0" \
307 "nfsargs=setenv bootargs root=/dev/nfs rw " \
308 "nfsroot=${serverip}:${rootpath}\0" \
309 "ramargs=setenv bootargs root=/dev/ram rw\0" \
310 "addip=setenv bootargs ${bootargs} " \
311 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
312 ":${hostname}:${netdev}:off panic=1\0" \
313 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
314 "flash_nfs=run nfsargs addip addtty;" \
315 "bootm ${kernel_addr}\0" \
316 "flash_self=run ramargs addip addtty;" \
317 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
318 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
319 "bootm\0" \
320 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
321 "update=protect off fff00000 fff3ffff; " \
322 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
323 "upd=run load update\0" \
324 "fdtaddr=780000\0" \
325 "fdtfile=vme8349.dtb\0" \
326 ""
327
328#define CONFIG_NFSBOOTCOMMAND \
329 "setenv bootargs root=/dev/nfs rw " \
330 "nfsroot=$serverip:$rootpath " \
331 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
332 "$netdev:off " \
333 "console=$consoledev,$baudrate $othbootargs;" \
334 "tftp $loadaddr $bootfile;" \
335 "tftp $fdtaddr $fdtfile;" \
336 "bootm $loadaddr - $fdtaddr"
337
338#define CONFIG_RAMBOOTCOMMAND \
339 "setenv bootargs root=/dev/ram rw " \
340 "console=$consoledev,$baudrate $othbootargs;" \
341 "tftp $ramdiskaddr $ramdiskfile;" \
342 "tftp $loadaddr $bootfile;" \
343 "tftp $fdtaddr $fdtfile;" \
344 "bootm $loadaddr $ramdiskaddr $fdtaddr"
345
346#define CONFIG_BOOTCOMMAND "run flash_self"
347
348#ifndef __ASSEMBLY__
349int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
350 unsigned char *buffer, int len);
351#endif
352
353#endif /* __CONFIG_H */