Gregory CLEMENT | b622f8f | 2018-12-14 16:16:49 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ |
| 2 | /* |
| 3 | * Copyright (c) 2018 Microsemi Corporation |
| 4 | */ |
| 5 | |
| 6 | #ifndef __VCOREIII_H |
| 7 | #define __VCOREIII_H |
| 8 | |
| 9 | #include <linux/sizes.h> |
| 10 | |
| 11 | /* Onboard devices */ |
| 12 | |
Horatiu Vultur | 43be197 | 2019-04-03 19:54:45 +0200 | [diff] [blame] | 13 | #define CONFIG_SYS_MALLOC_LEN 0x1F0000 |
Gregory CLEMENT | b622f8f | 2018-12-14 16:16:49 +0100 | [diff] [blame] | 14 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 |
| 15 | #define CONFIG_SYS_INIT_SP_OFFSET 0x400000 |
| 16 | |
Horatiu Vultur | 914e787 | 2019-01-23 16:39:42 +0100 | [diff] [blame] | 17 | #if defined(CONFIG_SOC_LUTON) || defined(CONFIG_SOC_SERVAL) |
| 18 | #define CPU_CLOCK_RATE 416666666 /* Clock for the MIPS core */ |
Gregory CLEMENT | b622f8f | 2018-12-14 16:16:49 +0100 | [diff] [blame] | 19 | #define CONFIG_SYS_MIPS_TIMER_FREQ 208333333 |
| 20 | #else |
Horatiu Vultur | 914e787 | 2019-01-23 16:39:42 +0100 | [diff] [blame] | 21 | #define CPU_CLOCK_RATE 500000000 /* Clock for the MIPS core */ |
Gregory CLEMENT | b622f8f | 2018-12-14 16:16:49 +0100 | [diff] [blame] | 22 | #define CONFIG_SYS_MIPS_TIMER_FREQ (CPU_CLOCK_RATE / 2) |
| 23 | #endif |
| 24 | #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_MIPS_TIMER_FREQ |
| 25 | |
Lars Povlsen | 9039282 | 2018-12-20 09:56:05 +0100 | [diff] [blame] | 26 | #define CONFIG_BOARD_TYPES |
| 27 | |
Gregory CLEMENT | b622f8f | 2018-12-14 16:16:49 +0100 | [diff] [blame] | 28 | #define CONFIG_SYS_SDRAM_BASE 0x80000000 |
| 29 | #if defined(CONFIG_DDRTYPE_H5TQ1G63BFA) || defined(CONFIG_DDRTYPE_MT47H128M8HQ) |
| 30 | #define CONFIG_SYS_SDRAM_SIZE (128 * SZ_1M) |
| 31 | #elif defined(CONFIG_DDRTYPE_MT41J128M16HA) || defined(CONFIG_DDRTYPE_MT41K128M16JT) |
| 32 | #define CONFIG_SYS_SDRAM_SIZE (256 * SZ_1M) |
| 33 | #elif defined(CONFIG_DDRTYPE_H5TQ4G63MFR) || defined(CONFIG_DDRTYPE_MT41K256M16) |
| 34 | #define CONFIG_SYS_SDRAM_SIZE (512 * SZ_1M) |
| 35 | #else |
| 36 | #error Unknown DDR size - please add! |
| 37 | #endif |
| 38 | |
| 39 | #define CONFIG_CONS_INDEX 1 |
| 40 | |
| 41 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE |
| 42 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_SDRAM_SIZE - SZ_1M) |
| 43 | |
| 44 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 45 | |
| 46 | #define CONFIG_BOARD_EARLY_INIT_R |
| 47 | #if defined(CONFIG_MTDIDS_DEFAULT) && defined(CONFIG_MTDPARTS_DEFAULT) |
| 48 | #define VCOREIII_DEFAULT_MTD_ENV \ |
| 49 | "mtdparts="CONFIG_MTDPARTS_DEFAULT"\0" \ |
| 50 | "mtdids="CONFIG_MTDIDS_DEFAULT"\0" |
| 51 | #else |
| 52 | #define VCOREIII_DEFAULT_MTD_ENV /* Go away */ |
| 53 | #endif |
| 54 | |
| 55 | #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ |
| 56 | |
| 57 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 58 | VCOREIII_DEFAULT_MTD_ENV \ |
| 59 | "loadaddr=0x81000000\0" \ |
| 60 | "spi_image_off=0x00100000\0" \ |
| 61 | "console=ttyS0,115200\0" \ |
| 62 | "setup=setenv bootargs console=${console} ${mtdparts}" \ |
| 63 | "${bootargs_extra}\0" \ |
| 64 | "spiboot=run setup; sf probe; sf read ${loadaddr}" \ |
| 65 | "${spi_image_off} 0x600000; bootm ${loadaddr}\0" \ |
| 66 | "ubootfile=u-boot.bin\0" \ |
| 67 | "update=sf probe;mtdparts;dhcp ${loadaddr} ${ubootfile};" \ |
| 68 | "sf erase UBoot 0x100000;" \ |
| 69 | "sf write ${loadaddr} UBoot ${filesize}\0" \ |
| 70 | "bootcmd=run spiboot\0" \ |
| 71 | "" |
| 72 | #endif /* __VCOREIII_H */ |