blob: 03b37fd8a9ee36be96837f0ca0d5c72d18a74d6f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Simon Glassdec49b72016-03-11 22:07:30 -07002/*
3 * From coreboot src/soc/intel/broadwell/igd.c
4 *
5 * Copyright (C) 2016 Google, Inc
Simon Glassdec49b72016-03-11 22:07:30 -07006 */
7
Simon Glassdec49b72016-03-11 22:07:30 -07008#include <bios_emul.h>
Simon Glass1ea97892020-05-10 11:40:00 -06009#include <bootstage.h>
Simon Glassdec49b72016-03-11 22:07:30 -070010#include <dm.h>
Simon Glassda25eff2019-12-28 10:44:56 -070011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Tom Rinidec7ea02024-05-20 13:35:03 -060013#include <time.h>
Simon Glassec86bc62022-07-30 15:52:04 -060014#include <vesa.h>
Simon Glassdec49b72016-03-11 22:07:30 -070015#include <video.h>
Simon Glassdec49b72016-03-11 22:07:30 -070016#include <asm/cpu.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Simon Glassdec49b72016-03-11 22:07:30 -070018#include <asm/intel_regs.h>
19#include <asm/io.h>
20#include <asm/mtrr.h>
21#include <asm/arch/cpu.h>
22#include <asm/arch/iomap.h>
23#include <asm/arch/pch.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Simon Glassdec49b72016-03-11 22:07:30 -070025#include "i915_reg.h"
26
27struct broadwell_igd_priv {
Simon Glassdec49b72016-03-11 22:07:30 -070028 u8 *regs;
29};
30
31struct broadwell_igd_plat {
32 u32 dp_hotplug[3];
33
34 int port_select;
35 int power_up_delay;
36 int power_backlight_on_delay;
37 int power_down_delay;
38 int power_backlight_off_delay;
39 int power_cycle_delay;
40 int cpu_backlight;
41 int pch_backlight;
42 int cdclk;
43 int pre_graphics_delay;
44};
45
46#define GT_RETRY 1000
47#define GT_CDCLK_337 0
48#define GT_CDCLK_450 1
49#define GT_CDCLK_540 2
50#define GT_CDCLK_675 3
51
52u32 board_map_oprom_vendev(u32 vendev)
53{
54 return SA_IGD_OPROM_VENDEV;
55}
56
57static int poll32(u8 *addr, uint mask, uint value)
58{
59 ulong start;
60
61 start = get_timer(0);
62 debug("%s: addr %p = %x\n", __func__, addr, readl(addr));
63 while ((readl(addr) & mask) != value) {
64 if (get_timer(start) > GT_RETRY) {
65 debug("poll32: timeout: %x\n", readl(addr));
66 return -ETIMEDOUT;
67 }
68 }
69
70 return 0;
71}
72
73static int haswell_early_init(struct udevice *dev)
74{
75 struct broadwell_igd_priv *priv = dev_get_priv(dev);
76 u8 *regs = priv->regs;
77 int ret;
78
79 /* Enable Force Wake */
80 writel(0x00000020, regs + 0xa180);
81 writel(0x00010001, regs + 0xa188);
82 ret = poll32(regs + 0x130044, 1, 1);
83 if (ret)
84 goto err;
85
86 /* Enable Counters */
87 setbits_le32(regs + 0xa248, 0x00000016);
88
89 /* GFXPAUSE settings */
90 writel(0x00070020, regs + 0xa000);
91
92 /* ECO Settings */
93 clrsetbits_le32(regs + 0xa180, ~0xff3fffff, 0x15000000);
94
95 /* Enable DOP Clock Gating */
96 writel(0x000003fd, regs + 0x9424);
97
98 /* Enable Unit Level Clock Gating */
99 writel(0x00000080, regs + 0x9400);
100 writel(0x40401000, regs + 0x9404);
101 writel(0x00000000, regs + 0x9408);
102 writel(0x02000001, regs + 0x940c);
103
104 /*
105 * RC6 Settings
106 */
107
108 /* Wake Rate Limits */
109 setbits_le32(regs + 0xa090, 0x00000000);
110 setbits_le32(regs + 0xa098, 0x03e80000);
111 setbits_le32(regs + 0xa09c, 0x00280000);
112 setbits_le32(regs + 0xa0a8, 0x0001e848);
113 setbits_le32(regs + 0xa0ac, 0x00000019);
114
115 /* Render/Video/Blitter Idle Max Count */
116 writel(0x0000000a, regs + 0x02054);
117 writel(0x0000000a, regs + 0x12054);
118 writel(0x0000000a, regs + 0x22054);
119 writel(0x0000000a, regs + 0x1a054);
120
121 /* RC Sleep / RCx Thresholds */
122 setbits_le32(regs + 0xa0b0, 0x00000000);
123 setbits_le32(regs + 0xa0b4, 0x000003e8);
124 setbits_le32(regs + 0xa0b8, 0x0000c350);
125
126 /* RP Settings */
127 setbits_le32(regs + 0xa010, 0x000f4240);
128 setbits_le32(regs + 0xa014, 0x12060000);
129 setbits_le32(regs + 0xa02c, 0x0000e808);
130 setbits_le32(regs + 0xa030, 0x0003bd08);
131 setbits_le32(regs + 0xa068, 0x000101d0);
132 setbits_le32(regs + 0xa06c, 0x00055730);
133 setbits_le32(regs + 0xa070, 0x0000000a);
134
135 /* RP Control */
136 writel(0x00000b92, regs + 0xa024);
137
138 /* HW RC6 Control */
139 writel(0x88040000, regs + 0xa090);
140
141 /* Video Frequency Request */
142 writel(0x08000000, regs + 0xa00c);
143
144 /* Set RC6 VIDs */
145 ret = poll32(regs + 0x138124, (1 << 31), 0);
146 if (ret)
147 goto err;
148 writel(0, regs + 0x138128);
149 writel(0x80000004, regs + 0x138124);
150 ret = poll32(regs + 0x138124, (1 << 31), 0);
151 if (ret)
152 goto err;
153
154 /* Enable PM Interrupts */
155 writel(0x03000076, regs + 0x4402c);
156
157 /* Enable RC6 in idle */
158 writel(0x00040000, regs + 0xa094);
159
160 return 0;
161err:
162 debug("%s: ret=%d\n", __func__, ret);
163 return ret;
164};
165
166static int haswell_late_init(struct udevice *dev)
167{
168 struct broadwell_igd_priv *priv = dev_get_priv(dev);
169 u8 *regs = priv->regs;
170 int ret;
171
172 /* Lock settings */
173 setbits_le32(regs + 0x0a248, (1 << 31));
174 setbits_le32(regs + 0x0a004, (1 << 4));
175 setbits_le32(regs + 0x0a080, (1 << 2));
176 setbits_le32(regs + 0x0a180, (1 << 31));
177
178 /* Disable Force Wake */
179 writel(0x00010000, regs + 0xa188);
180 ret = poll32(regs + 0x130044, 1, 0);
181 if (ret)
182 goto err;
183 writel(0x00000001, regs + 0xa188);
184
185 /* Enable power well for DP and Audio */
186 setbits_le32(regs + 0x45400, (1 << 31));
187 ret = poll32(regs + 0x45400, 1 << 30, 1 << 30);
188 if (ret)
189 goto err;
190
191 return 0;
192err:
193 debug("%s: ret=%d\n", __func__, ret);
194 return ret;
195};
196
197static int broadwell_early_init(struct udevice *dev)
198{
199 struct broadwell_igd_priv *priv = dev_get_priv(dev);
200 u8 *regs = priv->regs;
201 int ret;
202
203 /* Enable Force Wake */
204 writel(0x00010001, regs + 0xa188);
205 ret = poll32(regs + 0x130044, 1, 1);
206 if (ret)
207 goto err;
208
209 /* Enable push bus metric control and shift */
210 writel(0x00000004, regs + 0xa248);
211 writel(0x000000ff, regs + 0xa250);
212 writel(0x00000010, regs + 0xa25c);
213
214 /* GFXPAUSE settings (set based on stepping) */
215
216 /* ECO Settings */
217 writel(0x45200000, regs + 0xa180);
218
219 /* Enable DOP Clock Gating */
220 writel(0x000000fd, regs + 0x9424);
221
222 /* Enable Unit Level Clock Gating */
223 writel(0x00000000, regs + 0x9400);
224 writel(0x40401000, regs + 0x9404);
225 writel(0x00000000, regs + 0x9408);
226 writel(0x02000001, regs + 0x940c);
227 writel(0x0000000a, regs + 0x1a054);
228
229 /* Video Frequency Request */
230 writel(0x08000000, regs + 0xa00c);
231
232 writel(0x00000009, regs + 0x138158);
233 writel(0x0000000d, regs + 0x13815c);
234
235 /*
236 * RC6 Settings
237 */
238
239 /* Wake Rate Limits */
240 clrsetbits_le32(regs + 0x0a090, ~0, 0);
241 setbits_le32(regs + 0x0a098, 0x03e80000);
242 setbits_le32(regs + 0x0a09c, 0x00280000);
243 setbits_le32(regs + 0x0a0a8, 0x0001e848);
244 setbits_le32(regs + 0x0a0ac, 0x00000019);
245
246 /* Render/Video/Blitter Idle Max Count */
247 writel(0x0000000a, regs + 0x02054);
248 writel(0x0000000a, regs + 0x12054);
249 writel(0x0000000a, regs + 0x22054);
250
251 /* RC Sleep / RCx Thresholds */
252 setbits_le32(regs + 0x0a0b0, 0x00000000);
253 setbits_le32(regs + 0x0a0b8, 0x00000271);
254
255 /* RP Settings */
256 setbits_le32(regs + 0x0a010, 0x000f4240);
257 setbits_le32(regs + 0x0a014, 0x12060000);
258 setbits_le32(regs + 0x0a02c, 0x0000e808);
259 setbits_le32(regs + 0x0a030, 0x0003bd08);
260 setbits_le32(regs + 0x0a068, 0x000101d0);
261 setbits_le32(regs + 0x0a06c, 0x00055730);
262 setbits_le32(regs + 0x0a070, 0x0000000a);
263 setbits_le32(regs + 0x0a168, 0x00000006);
264
265 /* RP Control */
266 writel(0x00000b92, regs + 0xa024);
267
268 /* HW RC6 Control */
269 writel(0x90040000, regs + 0xa090);
270
271 /* Set RC6 VIDs */
272 ret = poll32(regs + 0x138124, (1 << 31), 0);
273 if (ret)
274 goto err;
275 writel(0, regs + 0x138128);
276 writel(0x80000004, regs + 0x138124);
277 ret = poll32(regs + 0x138124, (1 << 31), 0);
278 if (ret)
279 goto err;
280
281 /* Enable PM Interrupts */
282 writel(0x03000076, regs + 0x4402c);
283
284 /* Enable RC6 in idle */
285 writel(0x00040000, regs + 0xa094);
286
287 return 0;
288err:
289 debug("%s: ret=%d\n", __func__, ret);
290 return ret;
291}
292
293static int broadwell_late_init(struct udevice *dev)
294{
295 struct broadwell_igd_priv *priv = dev_get_priv(dev);
296 u8 *regs = priv->regs;
297 int ret;
298
299 /* Lock settings */
300 setbits_le32(regs + 0x0a248, 1 << 31);
301 setbits_le32(regs + 0x0a000, 1 << 18);
302 setbits_le32(regs + 0x0a180, 1 << 31);
303
304 /* Disable Force Wake */
305 writel(0x00010000, regs + 0xa188);
306 ret = poll32(regs + 0x130044, 1, 0);
307 if (ret)
308 goto err;
309
310 /* Enable power well for DP and Audio */
311 setbits_le32(regs + 0x45400, 1 << 31);
312 ret = poll32(regs + 0x45400, 1 << 30, 1 << 30);
313 if (ret)
314 goto err;
315
316 return 0;
317err:
318 debug("%s: ret=%d\n", __func__, ret);
319 return ret;
320};
321
Simon Glassdec49b72016-03-11 22:07:30 -0700322static unsigned long gtt_read(struct broadwell_igd_priv *priv,
323 unsigned long reg)
324{
Masahiro Yamadabf528cd2016-09-06 22:17:33 +0900325 return readl(priv->regs + reg);
Simon Glassdec49b72016-03-11 22:07:30 -0700326}
327
328static void gtt_write(struct broadwell_igd_priv *priv, unsigned long reg,
329 unsigned long data)
330{
331 writel(data, priv->regs + reg);
332}
333
334static inline void gtt_clrsetbits(struct broadwell_igd_priv *priv, u32 reg,
335 u32 bic, u32 or)
336{
337 clrsetbits_le32(priv->regs + reg, bic, or);
338}
339
340static int gtt_poll(struct broadwell_igd_priv *priv, u32 reg, u32 mask,
341 u32 value)
342{
343 unsigned try = GT_RETRY;
344 u32 data;
345
346 while (try--) {
347 data = gtt_read(priv, reg);
348 if ((data & mask) == value)
349 return 0;
350 udelay(10);
351 }
352
353 debug("GT init timeout\n");
354 return -ETIMEDOUT;
355}
356
357static void igd_setup_panel(struct udevice *dev)
358{
Simon Glassfa20e932020-12-03 16:55:20 -0700359 struct broadwell_igd_plat *plat = dev_get_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700360 struct broadwell_igd_priv *priv = dev_get_priv(dev);
361 u32 reg32;
362
363 /* Setup Digital Port Hotplug */
364 reg32 = (plat->dp_hotplug[0] & 0x7) << 2;
365 reg32 |= (plat->dp_hotplug[1] & 0x7) << 10;
366 reg32 |= (plat->dp_hotplug[2] & 0x7) << 18;
367 gtt_write(priv, PCH_PORT_HOTPLUG, reg32);
368
369 /* Setup Panel Power On Delays */
370 reg32 = (plat->port_select & 0x3) << 30;
371 reg32 |= (plat->power_up_delay & 0x1fff) << 16;
372 reg32 |= (plat->power_backlight_on_delay & 0x1fff);
373 gtt_write(priv, PCH_PP_ON_DELAYS, reg32);
374
375 /* Setup Panel Power Off Delays */
376 reg32 = (plat->power_down_delay & 0x1fff) << 16;
377 reg32 |= (plat->power_backlight_off_delay & 0x1fff);
378 gtt_write(priv, PCH_PP_OFF_DELAYS, reg32);
379
380 /* Setup Panel Power Cycle Delay */
381 if (plat->power_cycle_delay) {
382 reg32 = gtt_read(priv, PCH_PP_DIVISOR);
383 reg32 &= ~0xff;
384 reg32 |= plat->power_cycle_delay & 0xff;
385 gtt_write(priv, PCH_PP_DIVISOR, reg32);
386 }
387
388 /* Enable Backlight if needed */
389 if (plat->cpu_backlight) {
390 gtt_write(priv, BLC_PWM_CPU_CTL2, BLC_PWM2_ENABLE);
391 gtt_write(priv, BLC_PWM_CPU_CTL, plat->cpu_backlight);
392 }
393 if (plat->pch_backlight) {
394 gtt_write(priv, BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE);
395 gtt_write(priv, BLC_PWM_PCH_CTL2, plat->pch_backlight);
396 }
397}
398
399static int igd_cdclk_init_haswell(struct udevice *dev)
400{
Simon Glassfa20e932020-12-03 16:55:20 -0700401 struct broadwell_igd_plat *plat = dev_get_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700402 struct broadwell_igd_priv *priv = dev_get_priv(dev);
403 int cdclk = plat->cdclk;
404 u16 devid;
405 int gpu_is_ulx = 0;
406 u32 dpdiv, lpcll;
407 int ret;
408
409 dm_pci_read_config16(dev, PCI_DEVICE_ID, &devid);
410
411 /* Check for ULX GT1 or GT2 */
412 if (devid == 0x0a0e || devid == 0x0a1e)
413 gpu_is_ulx = 1;
414
415 /* 675MHz is not supported on haswell */
416 if (cdclk == GT_CDCLK_675)
417 cdclk = GT_CDCLK_337;
418
419 /* If CD clock is fixed or ULT then set to 450MHz */
420 if ((gtt_read(priv, 0x42014) & 0x1000000) || cpu_is_ult())
421 cdclk = GT_CDCLK_450;
422
423 /* 540MHz is not supported on ULX */
424 if (gpu_is_ulx && cdclk == GT_CDCLK_540)
425 cdclk = GT_CDCLK_337;
426
427 /* 337.5MHz is not supported on non-ULT/ULX */
428 if (!gpu_is_ulx && !cpu_is_ult() && cdclk == GT_CDCLK_337)
429 cdclk = GT_CDCLK_450;
430
431 /* Set variables based on CD Clock setting */
432 switch (cdclk) {
433 case GT_CDCLK_337:
434 dpdiv = 169;
435 lpcll = (1 << 26);
436 break;
437 case GT_CDCLK_450:
438 dpdiv = 225;
439 lpcll = 0;
440 break;
441 case GT_CDCLK_540:
442 dpdiv = 270;
443 lpcll = (1 << 26);
444 break;
445 default:
446 ret = -EDOM;
447 goto err;
448 }
449
450 /* Set LPCLL_CTL CD Clock Frequency Select */
451 gtt_clrsetbits(priv, 0x130040, ~0xf3ffffff, lpcll);
452
453 /* ULX: Inform power controller of selected frequency */
454 if (gpu_is_ulx) {
455 if (cdclk == GT_CDCLK_450)
456 gtt_write(priv, 0x138128, 0x00000000); /* 450MHz */
457 else
458 gtt_write(priv, 0x138128, 0x00000001); /* 337.5MHz */
459 gtt_write(priv, 0x13812c, 0x00000000);
460 gtt_write(priv, 0x138124, 0x80000017);
461 }
462
463 /* Set CPU DP AUX 2X bit clock dividers */
464 gtt_clrsetbits(priv, 0x64010, ~0xfffff800, dpdiv);
465 gtt_clrsetbits(priv, 0x64810, ~0xfffff800, dpdiv);
466
467 return 0;
468err:
469 debug("%s: ret=%d\n", __func__, ret);
470 return ret;
471}
472
473static int igd_cdclk_init_broadwell(struct udevice *dev)
474{
Simon Glassfa20e932020-12-03 16:55:20 -0700475 struct broadwell_igd_plat *plat = dev_get_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700476 struct broadwell_igd_priv *priv = dev_get_priv(dev);
477 int cdclk = plat->cdclk;
478 u32 dpdiv, lpcll, pwctl, cdset;
479 int ret;
480
481 /* Inform power controller of upcoming frequency change */
482 gtt_write(priv, 0x138128, 0);
483 gtt_write(priv, 0x13812c, 0);
484 gtt_write(priv, 0x138124, 0x80000018);
485
486 /* Poll GT driver mailbox for run/busy clear */
487 if (gtt_poll(priv, 0x138124, 1 << 31, 0 << 31))
488 cdclk = GT_CDCLK_450;
489
490 if (gtt_read(priv, 0x42014) & 0x1000000) {
491 /* If CD clock is fixed then set to 450MHz */
492 cdclk = GT_CDCLK_450;
493 } else {
494 /* Program CD clock to highest supported freq */
495 if (cpu_is_ult())
496 cdclk = GT_CDCLK_540;
497 else
498 cdclk = GT_CDCLK_675;
499 }
500
501 /* CD clock frequency 675MHz not supported on ULT */
502 if (cpu_is_ult() && cdclk == GT_CDCLK_675)
503 cdclk = GT_CDCLK_540;
504
505 /* Set variables based on CD Clock setting */
506 switch (cdclk) {
507 case GT_CDCLK_337:
508 cdset = 337;
509 lpcll = (1 << 27);
510 pwctl = 2;
511 dpdiv = 169;
512 break;
513 case GT_CDCLK_450:
514 cdset = 449;
515 lpcll = 0;
516 pwctl = 0;
517 dpdiv = 225;
518 break;
519 case GT_CDCLK_540:
520 cdset = 539;
521 lpcll = (1 << 26);
522 pwctl = 1;
523 dpdiv = 270;
524 break;
525 case GT_CDCLK_675:
526 cdset = 674;
527 lpcll = (1 << 26) | (1 << 27);
528 pwctl = 3;
529 dpdiv = 338;
530 break;
531 default:
532 ret = -EDOM;
533 goto err;
534 }
535 debug("%s: frequency = %d\n", __func__, cdclk);
536
537 /* Set LPCLL_CTL CD Clock Frequency Select */
538 gtt_clrsetbits(priv, 0x130040, ~0xf3ffffff, lpcll);
539
540 /* Inform power controller of selected frequency */
541 gtt_write(priv, 0x138128, pwctl);
542 gtt_write(priv, 0x13812c, 0);
543 gtt_write(priv, 0x138124, 0x80000017);
544
545 /* Program CD Clock Frequency */
546 gtt_clrsetbits(priv, 0x46200, ~0xfffffc00, cdset);
547
548 /* Set CPU DP AUX 2X bit clock dividers */
549 gtt_clrsetbits(priv, 0x64010, ~0xfffff800, dpdiv);
550 gtt_clrsetbits(priv, 0x64810, ~0xfffff800, dpdiv);
551
552 return 0;
553err:
554 debug("%s: ret=%d\n", __func__, ret);
555 return ret;
556}
557
558u8 systemagent_revision(struct udevice *bus)
559{
560 ulong val;
561
562 pci_bus_read_config(bus, PCI_BDF(0, 0, 0), PCI_REVISION_ID, &val,
563 PCI_SIZE_32);
564
565 return val;
566}
567
568static int igd_pre_init(struct udevice *dev, bool is_broadwell)
569{
Simon Glassfa20e932020-12-03 16:55:20 -0700570 struct broadwell_igd_plat *plat = dev_get_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700571 struct broadwell_igd_priv *priv = dev_get_priv(dev);
572 u32 rp1_gfx_freq;
573 int ret;
574
575 mdelay(plat->pre_graphics_delay);
576
577 /* Early init steps */
578 if (is_broadwell) {
579 ret = broadwell_early_init(dev);
580 if (ret)
581 goto err;
582
583 /* Set GFXPAUSE based on stepping */
584 if (cpu_get_stepping() <= (CPUID_BROADWELL_E0 & 0xf) &&
585 systemagent_revision(pci_get_controller(dev)) <= 9) {
586 gtt_write(priv, 0xa000, 0x300ff);
587 } else {
588 gtt_write(priv, 0xa000, 0x30020);
589 }
590 } else {
591 ret = haswell_early_init(dev);
592 if (ret)
593 goto err;
594 }
595
596 /* Set RP1 graphics frequency */
597 rp1_gfx_freq = (readl(MCHBAR_REG(0x5998)) >> 8) & 0xff;
598 gtt_write(priv, 0xa008, rp1_gfx_freq << 24);
599
600 /* Post VBIOS panel setup */
601 igd_setup_panel(dev);
602
603 return 0;
604err:
605 debug("%s: ret=%d\n", __func__, ret);
606 return ret;
607}
608
609static int igd_post_init(struct udevice *dev, bool is_broadwell)
610{
611 int ret;
612
613 /* Late init steps */
614 if (is_broadwell) {
615 ret = igd_cdclk_init_broadwell(dev);
616 if (ret)
617 return ret;
618 ret = broadwell_late_init(dev);
619 if (ret)
620 return ret;
621 } else {
622 igd_cdclk_init_haswell(dev);
623 ret = haswell_late_init(dev);
624 if (ret)
625 return ret;
626 }
627
628 return 0;
629}
630
631static int broadwell_igd_int15_handler(void)
632{
633 int res = 0;
634
635 debug("%s: INT15 function %04x!\n", __func__, M.x86.R_AX);
636
637 switch (M.x86.R_AX) {
638 case 0x5f35:
639 /*
640 * Boot Display Device Hook:
641 * bit 0 = CRT
642 * bit 1 = TV (eDP)
643 * bit 2 = EFP
644 * bit 3 = LFP
645 * bit 4 = CRT2
646 * bit 5 = TV2 (eDP)
647 * bit 6 = EFP2
648 * bit 7 = LFP2
649 */
650 M.x86.R_AX = 0x005f;
651 M.x86.R_CX = 0x0000; /* Use video bios default */
652 res = 1;
653 break;
654 default:
655 debug("Unknown INT15 function %04x!\n", M.x86.R_AX);
656 break;
657 }
658
659 return res;
660}
661
662static int broadwell_igd_probe(struct udevice *dev)
663{
Simon Glassb75b15b2020-12-03 16:55:23 -0700664 struct video_uc_plat *plat = dev_get_uclass_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700665 struct video_priv *uc_priv = dev_get_uclass_priv(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700666 bool is_broadwell;
Simon Glass2781e682020-07-02 21:12:34 -0600667 ulong fbbase;
Simon Glassdec49b72016-03-11 22:07:30 -0700668 int ret;
669
670 if (!ll_boot_init()) {
671 /*
672 * If we are running from EFI or coreboot, this driver can't
673 * work.
674 */
675 printf("Not available (previous bootloader prevents it)\n");
676 return -EPERM;
677 }
678 is_broadwell = cpu_get_family_model() == BROADWELL_FAMILY_ULT;
679 bootstage_start(BOOTSTAGE_ID_ACCUM_LCD, "vesa display");
680 debug("%s: is_broadwell=%d\n", __func__, is_broadwell);
681 ret = igd_pre_init(dev, is_broadwell);
682 if (!ret) {
Simon Glass5b925202022-07-30 15:52:05 -0600683 ret = vesa_setup_video(dev, broadwell_igd_int15_handler);
Simon Glass5f699852016-10-05 20:42:19 -0600684 if (ret)
685 debug("failed to run video BIOS: %d\n", ret);
Simon Glassdec49b72016-03-11 22:07:30 -0700686 }
687 if (!ret)
688 ret = igd_post_init(dev, is_broadwell);
689 bootstage_accum(BOOTSTAGE_ID_ACCUM_LCD);
690 if (ret)
691 return ret;
692
Simon Glass5f699852016-10-05 20:42:19 -0600693 /* Use write-combining for the graphics memory, 256MB */
Simon Glass2781e682020-07-02 21:12:34 -0600694 fbbase = IS_ENABLED(CONFIG_VIDEO_COPY) ? plat->copy_base : plat->base;
Bin Meng550731f2023-07-31 14:01:05 +0800695 ret = mtrr_set_next_var(MTRR_TYPE_WRCOMB, fbbase, 256 << 20);
696 if (ret)
697 printf("Failed to add MTRR: Display will be slow (err %d)\n", ret);
Simon Glassdec49b72016-03-11 22:07:30 -0700698
Simon Glass5f699852016-10-05 20:42:19 -0600699 debug("fb=%lx, size %x, display size=%d %d %d\n", plat->base,
700 plat->size, uc_priv->xsize, uc_priv->ysize, uc_priv->bpix);
Simon Glassdec49b72016-03-11 22:07:30 -0700701
702 return 0;
703}
704
Simon Glassaad29ae2020-12-03 16:55:21 -0700705static int broadwell_igd_of_to_plat(struct udevice *dev)
Simon Glassdec49b72016-03-11 22:07:30 -0700706{
Simon Glassfa20e932020-12-03 16:55:20 -0700707 struct broadwell_igd_plat *plat = dev_get_plat(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700708 struct broadwell_igd_priv *priv = dev_get_priv(dev);
Simon Glassdd79d6e2017-01-17 16:52:55 -0700709 int node = dev_of_offset(dev);
Simon Glassdec49b72016-03-11 22:07:30 -0700710 const void *blob = gd->fdt_blob;
711
712 if (fdtdec_get_int_array(blob, node, "intel,dp-hotplug",
713 plat->dp_hotplug,
714 ARRAY_SIZE(plat->dp_hotplug)))
715 return -EINVAL;
716 plat->port_select = fdtdec_get_int(blob, node, "intel,port-select", 0);
717 plat->power_cycle_delay = fdtdec_get_int(blob, node,
718 "intel,power-cycle-delay", 0);
719 plat->power_up_delay = fdtdec_get_int(blob, node,
720 "intel,power-up-delay", 0);
721 plat->power_down_delay = fdtdec_get_int(blob, node,
722 "intel,power-down-delay", 0);
723 plat->power_backlight_on_delay = fdtdec_get_int(blob, node,
724 "intel,power-backlight-on-delay", 0);
725 plat->power_backlight_off_delay = fdtdec_get_int(blob, node,
726 "intel,power-backlight-off-delay", 0);
727 plat->cpu_backlight = fdtdec_get_int(blob, node,
728 "intel,cpu-backlight", 0);
729 plat->pch_backlight = fdtdec_get_int(blob, node,
730 "intel,pch-backlight", 0);
731 plat->pre_graphics_delay = fdtdec_get_int(blob, node,
732 "intel,pre-graphics-delay", 0);
733 priv->regs = (u8 *)dm_pci_read_bar32(dev, 0);
734 debug("%s: regs at %p\n", __func__, priv->regs);
735 debug("dp_hotplug %d %d %d\n", plat->dp_hotplug[0], plat->dp_hotplug[1],
736 plat->dp_hotplug[2]);
737 debug("port_select = %d\n", plat->port_select);
738 debug("power_up_delay = %d\n", plat->power_up_delay);
739 debug("power_backlight_on_delay = %d\n",
740 plat->power_backlight_on_delay);
741 debug("power_down_delay = %d\n", plat->power_down_delay);
742 debug("power_backlight_off_delay = %d\n",
743 plat->power_backlight_off_delay);
744 debug("power_cycle_delay = %d\n", plat->power_cycle_delay);
745 debug("cpu_backlight = %x\n", plat->cpu_backlight);
746 debug("pch_backlight = %x\n", plat->pch_backlight);
747 debug("cdclk = %d\n", plat->cdclk);
748 debug("pre_graphics_delay = %d\n", plat->pre_graphics_delay);
749
750 return 0;
751}
752
Simon Glass2781e682020-07-02 21:12:34 -0600753static int broadwell_igd_bind(struct udevice *dev)
754{
Simon Glassb75b15b2020-12-03 16:55:23 -0700755 struct video_uc_plat *uc_plat = dev_get_uclass_plat(dev);
Simon Glass2781e682020-07-02 21:12:34 -0600756
757 /* Set the maximum supported resolution */
758 uc_plat->size = 2560 * 1600 * 4;
759 log_debug("%s: Frame buffer size %x\n", __func__, uc_plat->size);
760
761 return 0;
762}
763
Simon Glassdec49b72016-03-11 22:07:30 -0700764static const struct video_ops broadwell_igd_ops = {
765};
766
767static const struct udevice_id broadwell_igd_ids[] = {
768 { .compatible = "intel,broadwell-igd" },
769 { }
770};
771
772U_BOOT_DRIVER(broadwell_igd) = {
773 .name = "broadwell_igd",
774 .id = UCLASS_VIDEO,
775 .of_match = broadwell_igd_ids,
776 .ops = &broadwell_igd_ops,
Simon Glassaad29ae2020-12-03 16:55:21 -0700777 .of_to_plat = broadwell_igd_of_to_plat,
Simon Glass2781e682020-07-02 21:12:34 -0600778 .bind = broadwell_igd_bind,
Simon Glassdec49b72016-03-11 22:07:30 -0700779 .probe = broadwell_igd_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700780 .priv_auto = sizeof(struct broadwell_igd_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700781 .plat_auto = sizeof(struct broadwell_igd_plat),
Simon Glassdec49b72016-03-11 22:07:30 -0700782};