blob: 02f4286ef1ac134991d80ebdfee75a180c59848a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Nobuhiro Iwamatsu032d59c2014-11-05 06:50:06 +09002/*
3 * arch/arm/include/asm/arch-rmobile/r8a7793.h
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu032d59c2014-11-05 06:50:06 +09006 */
7
8#ifndef __ASM_ARCH_R8A7793_H
9#define __ASM_ARCH_R8A7793_H
10
11#include "rcar-base.h"
12
13/*
14 * R8A7793 I/O Addresses
15 */
Nobuhiro Iwamatsudc2c4f02014-11-06 16:03:47 +090016
Nobuhiro Iwamatsu3ec5f862014-12-17 08:03:00 +090017/* SDHI */
Tom Rini6a5dccc2022-11-16 13:10:41 -050018#define CFG_SYS_SH_SDHI_NR_CHANNEL 3
Nobuhiro Iwamatsu3ec5f862014-12-17 08:03:00 +090019
Nobuhiro Iwamatsu032d59c2014-11-05 06:50:06 +090020#define DBSC3_1_QOS_R0_BASE 0xE67A1000
21#define DBSC3_1_QOS_R1_BASE 0xE67A1100
22#define DBSC3_1_QOS_R2_BASE 0xE67A1200
23#define DBSC3_1_QOS_R3_BASE 0xE67A1300
24#define DBSC3_1_QOS_R4_BASE 0xE67A1400
25#define DBSC3_1_QOS_R5_BASE 0xE67A1500
26#define DBSC3_1_QOS_R6_BASE 0xE67A1600
27#define DBSC3_1_QOS_R7_BASE 0xE67A1700
28#define DBSC3_1_QOS_R8_BASE 0xE67A1800
29#define DBSC3_1_QOS_R9_BASE 0xE67A1900
30#define DBSC3_1_QOS_R10_BASE 0xE67A1A00
31#define DBSC3_1_QOS_R11_BASE 0xE67A1B00
32#define DBSC3_1_QOS_R12_BASE 0xE67A1C00
33#define DBSC3_1_QOS_R13_BASE 0xE67A1D00
34#define DBSC3_1_QOS_R14_BASE 0xE67A1E00
35#define DBSC3_1_QOS_R15_BASE 0xE67A1F00
36#define DBSC3_1_QOS_W0_BASE 0xE67A2000
37#define DBSC3_1_QOS_W1_BASE 0xE67A2100
38#define DBSC3_1_QOS_W2_BASE 0xE67A2200
39#define DBSC3_1_QOS_W3_BASE 0xE67A2300
40#define DBSC3_1_QOS_W4_BASE 0xE67A2400
41#define DBSC3_1_QOS_W5_BASE 0xE67A2500
42#define DBSC3_1_QOS_W6_BASE 0xE67A2600
43#define DBSC3_1_QOS_W7_BASE 0xE67A2700
44#define DBSC3_1_QOS_W8_BASE 0xE67A2800
45#define DBSC3_1_QOS_W9_BASE 0xE67A2900
46#define DBSC3_1_QOS_W10_BASE 0xE67A2A00
47#define DBSC3_1_QOS_W11_BASE 0xE67A2B00
48#define DBSC3_1_QOS_W12_BASE 0xE67A2C00
49#define DBSC3_1_QOS_W13_BASE 0xE67A2D00
50#define DBSC3_1_QOS_W14_BASE 0xE67A2E00
51#define DBSC3_1_QOS_W15_BASE 0xE67A2F00
52
53#define DBSC3_1_DBADJ2 0xE67A00C8
54
55/*
56 * R8A7793 I/O Product Information
57 */
Nobuhiro Iwamatsu5f4d2802014-12-02 16:52:22 +090058
59/* Module stop control/status register bits */
60#define MSTP0_BITS 0x00640801
61#define MSTP1_BITS 0x9B6C9B5A
62#define MSTP2_BITS 0x100D21FC
63#define MSTP3_BITS 0xF08CD810
64#define MSTP4_BITS 0x800001C4
65#define MSTP5_BITS 0x44C00046
66#define MSTP7_BITS 0x05BFE618
67#define MSTP8_BITS 0x40C0FE85
68#define MSTP9_BITS 0xFF979FFF
69#define MSTP10_BITS 0xFFFEFFE0
70#define MSTP11_BITS 0x000001C0
71
Nobuhiro Iwamatsu032d59c2014-11-05 06:50:06 +090072#define R8A7793_CUT_ES2X 2
73#define IS_R8A7793_ES2() \
74 (rmobile_get_cpu_rev_integer() == R8A7793_CUT_ES2X)
75
76#endif /* __ASM_ARCH_R8A7793_H */