blob: 98e902e0c61703a4f4097011dd4dc9b6102ccaeb [file] [log] [blame]
Wang Huanddf89f92014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080011
Hongbo Zhang912b3812016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu52de2e52015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080015
Wang Huanddf89f92014-09-05 13:52:45 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080017#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080018
19/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
27/*
Ramneek Mehresheed80b02015-05-29 14:47:21 +053028 * USB
29 */
30
31/*
32 * EHCI Support - disbaled by default as
33 * there is no signal coming out of soc on
34 * this board for this controller. However,
35 * the silicon still has this controller,
36 * and anyone can use this controller by
37 * taking signals out on their board.
38 */
39
40/*#define CONFIG_HAS_FSL_DR_USB*/
41
42#ifdef CONFIG_HAS_FSL_DR_USB
Ramneek Mehresheed80b02015-05-29 14:47:21 +053043#define CONFIG_USB_EHCI_FSL
44#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
45#endif
46
47/* XHCI Support - enabled by default */
48#define CONFIG_HAS_FSL_XHCI_USB
49
50#ifdef CONFIG_HAS_FSL_XHCI_USB
51#define CONFIG_USB_XHCI_FSL
Ramneek Mehresheed80b02015-05-29 14:47:21 +053052#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
Ramneek Mehresheed80b02015-05-29 14:47:21 +053053#endif
54
Wang Huanddf89f92014-09-05 13:52:45 +080055#define CONFIG_SYS_CLK_FREQ 100000000
56#define CONFIG_DDR_CLK_FREQ 100000000
57
York Sun1006cad2015-04-29 10:35:35 -070058#define DDR_SDRAM_CFG 0x470c0008
59#define DDR_CS0_BNDS 0x008000bf
60#define DDR_CS0_CONFIG 0x80014302
61#define DDR_TIMING_CFG_0 0x50550004
62#define DDR_TIMING_CFG_1 0xbcb38c56
63#define DDR_TIMING_CFG_2 0x0040d120
64#define DDR_TIMING_CFG_3 0x010e1000
65#define DDR_TIMING_CFG_4 0x00000001
66#define DDR_TIMING_CFG_5 0x03401400
67#define DDR_SDRAM_CFG_2 0x00401010
68#define DDR_SDRAM_MODE 0x00061c60
69#define DDR_SDRAM_MODE_2 0x00180000
70#define DDR_SDRAM_INTERVAL 0x18600618
71#define DDR_DDR_WRLVL_CNTL 0x8655f605
72#define DDR_DDR_WRLVL_CNTL_2 0x05060607
73#define DDR_DDR_WRLVL_CNTL_3 0x05050505
74#define DDR_DDR_CDR1 0x80040000
75#define DDR_DDR_CDR2 0x00000001
76#define DDR_SDRAM_CLK_CNTL 0x02000000
77#define DDR_DDR_ZQ_CNTL 0x89080600
78#define DDR_CS0_CONFIG_2 0
79#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080080#define SDRAM_CFG2_D_INIT 0x00000010
81#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
82#define SDRAM_CFG2_FRC_SR 0x80000000
83#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070084
Alison Wang948c6092014-12-03 15:00:48 +080085#ifdef CONFIG_RAMBOOT_PBL
86#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
87#endif
88
89#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080090#ifdef CONFIG_SD_BOOT_QSPI
91#define CONFIG_SYS_FSL_PBL_RCW \
92 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
93#else
94#define CONFIG_SYS_FSL_PBL_RCW \
95 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
96#endif
Alison Wang948c6092014-12-03 15:00:48 +080097#define CONFIG_SPL_FRAMEWORK
98#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Sumit Garge2ca9432016-06-14 13:52:40 -040099
100#ifdef CONFIG_SECURE_BOOT
Sumit Garge2ca9432016-06-14 13:52:40 -0400101/*
102 * HDR would be appended at end of image and copied to DDR along
103 * with U-Boot image.
104 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +0200105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge2ca9432016-06-14 13:52:40 -0400106#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang948c6092014-12-03 15:00:48 +0800107
108#define CONFIG_SPL_TEXT_BASE 0x10000000
109#define CONFIG_SPL_MAX_SIZE 0x1a000
110#define CONFIG_SPL_STACK 0x1001d000
111#define CONFIG_SPL_PAD_TO 0x1c000
112#define CONFIG_SYS_TEXT_BASE 0x82000000
113
Tang Yuantian8b160bc2015-05-14 17:20:28 +0800114#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
115 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +0800116#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
117#define CONFIG_SPL_BSS_START_ADDR 0x80100000
118#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -0400119
120#ifdef CONFIG_U_BOOT_HDR_SIZE
121/*
122 * HDR would be appended at end of image and copied to DDR along
123 * with U-Boot image. Here u-boot max. size is 512K. So if binary
124 * size increases then increase this size in case of secure boot as
125 * it uses raw u-boot image instead of fit image.
126 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530127#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -0400128#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530129#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -0400130#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +0800131#endif
132
Alison Wang2145a372014-12-09 17:38:02 +0800133#ifdef CONFIG_QSPI_BOOT
Alison Wang27666082017-05-16 10:45:57 +0800134#define CONFIG_SYS_TEXT_BASE 0x40100000
Alison Wangdd45cc52015-10-15 17:54:40 +0800135#endif
136
Wang Huanddf89f92014-09-05 13:52:45 +0800137#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang4d786e82015-04-21 16:04:38 +0800138#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanddf89f92014-09-05 13:52:45 +0800139#endif
140
141#define CONFIG_NR_DRAM_BANKS 1
142#define PHYS_SDRAM 0x80000000
143#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
144
145#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
146#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
147
Alison Wanga5494fb2014-12-09 17:37:49 +0800148#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
149 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800150#define CONFIG_U_QE
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800151#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800152#endif
153
Wang Huanddf89f92014-09-05 13:52:45 +0800154/*
155 * IFC Definitions
156 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800157#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800158#define CONFIG_FSL_IFC
159#define CONFIG_SYS_FLASH_BASE 0x60000000
160#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
161
162#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
163#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
164 CSPR_PORT_SIZE_16 | \
165 CSPR_MSEL_NOR | \
166 CSPR_V)
167#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
168
169/* NOR Flash Timing Params */
170#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
171 CSOR_NOR_TRHZ_80)
172#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
173 FTIM0_NOR_TEADC(0x5) | \
174 FTIM0_NOR_TAVDS(0x0) | \
175 FTIM0_NOR_TEAHC(0x5))
176#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
177 FTIM1_NOR_TRAD_NOR(0x1A) | \
178 FTIM1_NOR_TSEQRAD_NOR(0x13))
179#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
180 FTIM2_NOR_TCH(0x4) | \
181 FTIM2_NOR_TWP(0x1c) | \
182 FTIM2_NOR_TWPH(0x0e))
183#define CONFIG_SYS_NOR_FTIM3 0
184
185#define CONFIG_FLASH_CFI_DRIVER
186#define CONFIG_SYS_FLASH_CFI
187#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
188#define CONFIG_SYS_FLASH_QUIET_TEST
189#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
190
191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
193#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
194#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
195
196#define CONFIG_SYS_FLASH_EMPTY_INFO
197#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
198
199#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800200#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800201#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800202
203/* CPLD */
204
205#define CONFIG_SYS_CPLD_BASE 0x7fb00000
206#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
207
208#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
209#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
210 CSPR_PORT_SIZE_8 | \
211 CSPR_MSEL_GPCM | \
212 CSPR_V)
213#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
214#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
215 CSOR_NOR_NOR_MODE_AVD_NOR | \
216 CSOR_NOR_TRHZ_80)
217
218/* CPLD Timing parameters for IFC GPCM */
219#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
220 FTIM0_GPCM_TEADC(0xf) | \
221 FTIM0_GPCM_TEAHC(0xf))
222#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
223 FTIM1_GPCM_TRAD(0x3f))
224#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
225 FTIM2_GPCM_TCH(0xf) | \
226 FTIM2_GPCM_TWP(0xff))
227#define CONFIG_SYS_FPGA_FTIM3 0x0
228#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
229#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
230#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
231#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
232#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
233#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
234#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
235#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
236#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
237#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
238#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
239#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
240#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
241#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
242#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
243#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
244
245/*
246 * Serial Port
247 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800248#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800249#define CONFIG_LPUART_32B_REG
250#else
Wang Huanddf89f92014-09-05 13:52:45 +0800251#define CONFIG_CONS_INDEX 1
Wang Huanddf89f92014-09-05 13:52:45 +0800252#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800253#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800254#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800255#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800256#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800257#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800258
Wang Huanddf89f92014-09-05 13:52:45 +0800259/*
260 * I2C
261 */
Wang Huanddf89f92014-09-05 13:52:45 +0800262#define CONFIG_SYS_I2C
263#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200264#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
265#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700266#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanddf89f92014-09-05 13:52:45 +0800267
Alison Wangaf276f42014-10-17 15:26:35 +0800268/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800269#define CONFIG_ID_EEPROM
270#define CONFIG_SYS_I2C_EEPROM_NXID
271#define CONFIG_SYS_EEPROM_BUS_NUM 1
272#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
273#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
274#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
275#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wangaf276f42014-10-17 15:26:35 +0800276
Wang Huanddf89f92014-09-05 13:52:45 +0800277/*
278 * MMC
279 */
Wang Huanddf89f92014-09-05 13:52:45 +0800280#define CONFIG_FSL_ESDHC
Wang Huanddf89f92014-09-05 13:52:45 +0800281
Haikun Wang8cd84372015-06-27 21:46:13 +0530282/* SPI */
Alison Wangdd45cc52015-10-15 17:54:40 +0800283#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530284/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800285#define QSPI0_AMBA_BASE 0x40000000
286#define FSL_QSPI_FLASH_SIZE (1 << 24)
287#define FSL_QSPI_FLASH_NUM 2
288
Yao Yuanad7dbd12015-09-15 18:28:20 +0800289/* DSPI */
Yao Yuanad7dbd12015-09-15 18:28:20 +0800290#endif
291
Haikun Wang8cd84372015-06-27 21:46:13 +0530292/* DM SPI */
293#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530294#define CONFIG_DM_SPI_FLASH
295#endif
Alison Wang2145a372014-12-09 17:38:02 +0800296
Wang Huanddf89f92014-09-05 13:52:45 +0800297/*
Wang Huan92072192014-09-05 13:52:50 +0800298 * Video
299 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530300#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800301#define CONFIG_VIDEO_LOGO
302#define CONFIG_VIDEO_BMP_LOGO
303
304#define CONFIG_FSL_DCU_SII9022A
305#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
306#define CONFIG_SYS_I2C_DVI_ADDR 0x39
307#endif
308
309/*
Wang Huanddf89f92014-09-05 13:52:45 +0800310 * eTSEC
311 */
312#define CONFIG_TSEC_ENET
313
314#ifdef CONFIG_TSEC_ENET
315#define CONFIG_MII
316#define CONFIG_MII_DEFAULT_TSEC 1
317#define CONFIG_TSEC1 1
318#define CONFIG_TSEC1_NAME "eTSEC1"
319#define CONFIG_TSEC2 1
320#define CONFIG_TSEC2_NAME "eTSEC2"
321#define CONFIG_TSEC3 1
322#define CONFIG_TSEC3_NAME "eTSEC3"
323
324#define TSEC1_PHY_ADDR 2
325#define TSEC2_PHY_ADDR 0
326#define TSEC3_PHY_ADDR 1
327
328#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
329#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
330#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
331
332#define TSEC1_PHYIDX 0
333#define TSEC2_PHYIDX 0
334#define TSEC3_PHYIDX 0
335
336#define CONFIG_ETHPRIME "eTSEC1"
337
338#define CONFIG_PHY_GIGE
339#define CONFIG_PHYLIB
340#define CONFIG_PHY_ATHEROS
341
342#define CONFIG_HAS_ETH0
343#define CONFIG_HAS_ETH1
344#define CONFIG_HAS_ETH2
345#endif
346
Minghuan Liana4d6b612014-10-31 13:43:44 +0800347/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400348#define CONFIG_PCIE1 /* PCIE controller 1 */
349#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800350
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800351#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800352#define CONFIG_PCI_SCAN_SHOW
353#define CONFIG_CMD_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800354#endif
355
Wang Huanddf89f92014-09-05 13:52:45 +0800356#define CONFIG_CMDLINE_TAG
Alison Wang948c6092014-12-03 15:00:48 +0800357
Xiubo Li563e3ce2014-11-21 17:40:57 +0800358#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800359#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800360#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000361#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800362
Wang Huanddf89f92014-09-05 13:52:45 +0800363#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800364#define HWCONFIG_BUFFER_SIZE 256
365
366#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800367
Alison Wanga999c9d2017-05-26 15:46:15 +0800368#include <config_distro_defaults.h>
369#define BOOT_TARGET_DEVICES(func) \
370 func(MMC, mmc, 0) \
371 func(USB, usb, 0)
372#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800373
Alison Wang2a397ce2015-01-04 15:30:59 +0800374#ifdef CONFIG_LPUART
375#define CONFIG_EXTRA_ENV_SETTINGS \
376 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800377 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800378 "fdt_high=0xffffffff\0" \
379 "fdt_addr=0x64f00000\0" \
380 "kernel_addr=0x65000000\0" \
381 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530382 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800383 "fdtheader_addr_r=0x80100000\0" \
384 "kernelheader_addr_r=0x80200000\0" \
385 "kernel_addr_r=0x81000000\0" \
386 "fdt_addr_r=0x90000000\0" \
387 "ramdisk_addr_r=0xa0000000\0" \
388 "load_addr=0xa0000000\0" \
389 "kernel_size=0x2800000\0" \
390 BOOTENV \
391 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530392 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800393 "scan_dev_for_boot_part=" \
394 "part list ${devtype} ${devnum} devplist; " \
395 "env exists devplist || setenv devplist 1; " \
396 "for distro_bootpart in ${devplist}; do " \
397 "if fstype ${devtype} " \
398 "${devnum}:${distro_bootpart} " \
399 "bootfstype; then " \
400 "run scan_dev_for_boot; " \
401 "fi; " \
402 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530403 "scan_dev_for_boot=" \
404 "echo Scanning ${devtype} " \
405 "${devnum}:${distro_bootpart}...; " \
406 "for prefix in ${boot_prefixes}; do " \
407 "run scan_dev_for_scripts; " \
408 "done;" \
409 "\0" \
410 "boot_a_script=" \
411 "load ${devtype} ${devnum}:${distro_bootpart} " \
412 "${scriptaddr} ${prefix}${script}; " \
413 "env exists secureboot && load ${devtype} " \
414 "${devnum}:${distro_bootpart} " \
415 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
416 "&& esbc_validate ${scripthdraddr};" \
417 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800418 "installer=load mmc 0:2 $load_addr " \
419 "/flex_installer_arm32.itb; " \
420 "bootm $load_addr#ls1021atwr\0" \
421 "qspi_bootcmd=echo Trying load from qspi..;" \
422 "sf probe && sf read $load_addr " \
423 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
424 "nor_bootcmd=echo Trying load from nor..;" \
425 "cp.b $kernel_addr $load_addr " \
426 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800427#else
Wang Huanddf89f92014-09-05 13:52:45 +0800428#define CONFIG_EXTRA_ENV_SETTINGS \
429 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800430 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800431 "fdt_high=0xffffffff\0" \
432 "fdt_addr=0x64f00000\0" \
433 "kernel_addr=0x65000000\0" \
434 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530435 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800436 "fdtheader_addr_r=0x80100000\0" \
437 "kernelheader_addr_r=0x80200000\0" \
438 "kernel_addr_r=0x81000000\0" \
439 "fdt_addr_r=0x90000000\0" \
440 "ramdisk_addr_r=0xa0000000\0" \
441 "load_addr=0xa0000000\0" \
442 "kernel_size=0x2800000\0" \
443 BOOTENV \
444 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530445 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800446 "scan_dev_for_boot_part=" \
447 "part list ${devtype} ${devnum} devplist; " \
448 "env exists devplist || setenv devplist 1; " \
449 "for distro_bootpart in ${devplist}; do " \
450 "if fstype ${devtype} " \
451 "${devnum}:${distro_bootpart} " \
452 "bootfstype; then " \
453 "run scan_dev_for_boot; " \
454 "fi; " \
455 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530456 "scan_dev_for_boot=" \
457 "echo Scanning ${devtype} " \
458 "${devnum}:${distro_bootpart}...; " \
459 "for prefix in ${boot_prefixes}; do " \
460 "run scan_dev_for_scripts; " \
461 "done;" \
462 "\0" \
463 "boot_a_script=" \
464 "load ${devtype} ${devnum}:${distro_bootpart} " \
465 "${scriptaddr} ${prefix}${script}; " \
466 "env exists secureboot && load ${devtype} " \
467 "${devnum}:${distro_bootpart} " \
468 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
469 "&& esbc_validate ${scripthdraddr};" \
470 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800471 "installer=load mmc 0:2 $load_addr " \
472 "/flex_installer_arm32.itb; " \
473 "bootm $load_addr#ls1021atwr\0" \
474 "qspi_bootcmd=echo Trying load from qspi..;" \
475 "sf probe && sf read $load_addr " \
476 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
477 "nor_bootcmd=echo Trying load from nor..;" \
478 "cp.b $kernel_addr $load_addr " \
479 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800480#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800481
Alison Wanga999c9d2017-05-26 15:46:15 +0800482#undef CONFIG_BOOTCOMMAND
483#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg50f14672017-06-06 20:51:31 +0530484#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
485 "&& esbc_halt; run qspi_bootcmd;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800486#else
Sumit Garg50f14672017-06-06 20:51:31 +0530487#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
488 "&& esbc_halt; run nor_bootcmd;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800489#endif
490
491#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0"
492
Wang Huanddf89f92014-09-05 13:52:45 +0800493/*
494 * Miscellaneous configurable options
495 */
496#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanddf89f92014-09-05 13:52:45 +0800497#define CONFIG_AUTO_COMPLETE
498#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
499#define CONFIG_SYS_PBSIZE \
500 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
501#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
502#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
503
Wang Huanddf89f92014-09-05 13:52:45 +0800504#define CONFIG_SYS_MEMTEST_START 0x80000000
505#define CONFIG_SYS_MEMTEST_END 0x9fffffff
506
507#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800508
Xiubo Li03d40aa2014-11-21 17:40:59 +0800509#define CONFIG_LS102XA_STREAM_ID
510
Wang Huanddf89f92014-09-05 13:52:45 +0800511#define CONFIG_SYS_INIT_SP_OFFSET \
512 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
513#define CONFIG_SYS_INIT_SP_ADDR \
514 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
515
Alison Wang948c6092014-12-03 15:00:48 +0800516#ifdef CONFIG_SPL_BUILD
517#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
518#else
Wang Huanddf89f92014-09-05 13:52:45 +0800519#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800520#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800521
Alison Wang27666082017-05-16 10:45:57 +0800522#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800523
Wang Huanddf89f92014-09-05 13:52:45 +0800524/*
525 * Environment
526 */
527#define CONFIG_ENV_OVERWRITE
528
Alison Wang948c6092014-12-03 15:00:48 +0800529#if defined(CONFIG_SD_BOOT)
Alison Wang27666082017-05-16 10:45:57 +0800530#define CONFIG_ENV_OFFSET 0x300000
Alison Wang948c6092014-12-03 15:00:48 +0800531#define CONFIG_SYS_MMC_ENV_DEV 0
532#define CONFIG_ENV_SIZE 0x20000
Alison Wang2145a372014-12-09 17:38:02 +0800533#elif defined(CONFIG_QSPI_BOOT)
Alison Wang2145a372014-12-09 17:38:02 +0800534#define CONFIG_ENV_SIZE 0x2000
Alison Wang27666082017-05-16 10:45:57 +0800535#define CONFIG_ENV_OFFSET 0x300000
Alison Wang2145a372014-12-09 17:38:02 +0800536#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang948c6092014-12-03 15:00:48 +0800537#else
Alison Wang27666082017-05-16 10:45:57 +0800538#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanddf89f92014-09-05 13:52:45 +0800539#define CONFIG_ENV_SIZE 0x20000
540#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang948c6092014-12-03 15:00:48 +0800541#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800542
Ruchika Gupta901ae762014-10-15 11:39:06 +0530543#define CONFIG_MISC_INIT_R
544
Aneesh Bansal962021a2016-01-22 16:37:22 +0530545#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800546#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530547
Wang Huanddf89f92014-09-05 13:52:45 +0800548#endif